| V1 |
smoke |
csrng_smoke |
2.000s |
20.935us |
1 |
1 |
100.00 |
| V1 |
csr_hw_reset |
csrng_csr_hw_reset |
3.000s |
100.564us |
1 |
1 |
100.00 |
| V1 |
csr_rw |
csrng_csr_rw |
1.000s |
14.434us |
1 |
1 |
100.00 |
| V1 |
csr_bit_bash |
csrng_csr_bit_bash |
8.000s |
191.385us |
1 |
1 |
100.00 |
| V1 |
csr_aliasing |
csrng_csr_aliasing |
6.000s |
171.235us |
1 |
1 |
100.00 |
| V1 |
csr_mem_rw_with_rand_reset |
csrng_csr_mem_rw_with_rand_reset |
2.000s |
23.176us |
1 |
1 |
100.00 |
| V1 |
regwen_csr_and_corresponding_lockable_csr |
csrng_csr_rw |
1.000s |
14.434us |
1 |
1 |
100.00 |
|
|
csrng_csr_aliasing |
6.000s |
171.235us |
1 |
1 |
100.00 |
| V1 |
|
TOTAL |
|
|
6 |
6 |
100.00 |
| V2 |
interrupts |
csrng_intr |
5.000s |
179.515us |
1 |
1 |
100.00 |
| V2 |
alerts |
csrng_alert |
11.000s |
760.201us |
1 |
1 |
100.00 |
| V2 |
err |
csrng_err |
2.000s |
39.143us |
1 |
1 |
100.00 |
| V2 |
cmds |
csrng_cmds |
1.033m |
4.923ms |
1 |
1 |
100.00 |
| V2 |
life cycle |
csrng_cmds |
1.033m |
4.923ms |
1 |
1 |
100.00 |
| V2 |
stress_all |
csrng_stress_all |
3.350m |
5.300ms |
1 |
1 |
100.00 |
| V2 |
intr_test |
csrng_intr_test |
2.000s |
13.958us |
1 |
1 |
100.00 |
| V2 |
alert_test |
csrng_alert_test |
3.000s |
27.248us |
1 |
1 |
100.00 |
| V2 |
tl_d_oob_addr_access |
csrng_tl_errors |
2.000s |
22.526us |
1 |
1 |
100.00 |
| V2 |
tl_d_illegal_access |
csrng_tl_errors |
2.000s |
22.526us |
1 |
1 |
100.00 |
| V2 |
tl_d_outstanding_access |
csrng_csr_hw_reset |
3.000s |
100.564us |
1 |
1 |
100.00 |
|
|
csrng_csr_rw |
1.000s |
14.434us |
1 |
1 |
100.00 |
|
|
csrng_csr_aliasing |
6.000s |
171.235us |
1 |
1 |
100.00 |
|
|
csrng_same_csr_outstanding |
3.000s |
53.154us |
1 |
1 |
100.00 |
| V2 |
tl_d_partial_access |
csrng_csr_hw_reset |
3.000s |
100.564us |
1 |
1 |
100.00 |
|
|
csrng_csr_rw |
1.000s |
14.434us |
1 |
1 |
100.00 |
|
|
csrng_csr_aliasing |
6.000s |
171.235us |
1 |
1 |
100.00 |
|
|
csrng_same_csr_outstanding |
3.000s |
53.154us |
1 |
1 |
100.00 |
| V2 |
|
TOTAL |
|
|
9 |
9 |
100.00 |
| V2S |
tl_intg_err |
csrng_sec_cm |
3.000s |
69.080us |
1 |
1 |
100.00 |
|
|
csrng_tl_intg_err |
5.000s |
77.787us |
1 |
1 |
100.00 |
| V2S |
sec_cm_config_regwen |
csrng_regwen |
3.000s |
83.454us |
1 |
1 |
100.00 |
|
|
csrng_csr_rw |
1.000s |
14.434us |
1 |
1 |
100.00 |
| V2S |
sec_cm_config_mubi |
csrng_alert |
11.000s |
760.201us |
1 |
1 |
100.00 |
| V2S |
sec_cm_intersig_mubi |
csrng_stress_all |
3.350m |
5.300ms |
1 |
1 |
100.00 |
| V2S |
sec_cm_main_sm_fsm_sparse |
csrng_intr |
5.000s |
179.515us |
1 |
1 |
100.00 |
|
|
csrng_err |
2.000s |
39.143us |
1 |
1 |
100.00 |
|
|
csrng_sec_cm |
3.000s |
69.080us |
1 |
1 |
100.00 |
| V2S |
sec_cm_update_fsm_sparse |
csrng_intr |
5.000s |
179.515us |
1 |
1 |
100.00 |
|
|
csrng_err |
2.000s |
39.143us |
1 |
1 |
100.00 |
|
|
csrng_sec_cm |
3.000s |
69.080us |
1 |
1 |
100.00 |
| V2S |
sec_cm_blk_enc_fsm_sparse |
csrng_intr |
5.000s |
179.515us |
1 |
1 |
100.00 |
|
|
csrng_err |
2.000s |
39.143us |
1 |
1 |
100.00 |
|
|
csrng_sec_cm |
3.000s |
69.080us |
1 |
1 |
100.00 |
| V2S |
sec_cm_outblk_fsm_sparse |
csrng_intr |
5.000s |
179.515us |
1 |
1 |
100.00 |
|
|
csrng_err |
2.000s |
39.143us |
1 |
1 |
100.00 |
|
|
csrng_sec_cm |
3.000s |
69.080us |
1 |
1 |
100.00 |
| V2S |
sec_cm_gen_cmd_ctr_redun |
csrng_intr |
5.000s |
179.515us |
1 |
1 |
100.00 |
|
|
csrng_err |
2.000s |
39.143us |
1 |
1 |
100.00 |
|
|
csrng_sec_cm |
3.000s |
69.080us |
1 |
1 |
100.00 |
| V2S |
sec_cm_drbg_upd_ctr_redun |
csrng_intr |
5.000s |
179.515us |
1 |
1 |
100.00 |
|
|
csrng_err |
2.000s |
39.143us |
1 |
1 |
100.00 |
|
|
csrng_sec_cm |
3.000s |
69.080us |
1 |
1 |
100.00 |
| V2S |
sec_cm_drbg_gen_ctr_redun |
csrng_intr |
5.000s |
179.515us |
1 |
1 |
100.00 |
|
|
csrng_err |
2.000s |
39.143us |
1 |
1 |
100.00 |
|
|
csrng_sec_cm |
3.000s |
69.080us |
1 |
1 |
100.00 |
| V2S |
sec_cm_ctrl_mubi |
csrng_alert |
11.000s |
760.201us |
1 |
1 |
100.00 |
| V2S |
sec_cm_main_sm_ctr_local_esc |
csrng_intr |
5.000s |
179.515us |
1 |
1 |
100.00 |
|
|
csrng_err |
2.000s |
39.143us |
1 |
1 |
100.00 |
| V2S |
sec_cm_constants_lc_gated |
csrng_stress_all |
3.350m |
5.300ms |
1 |
1 |
100.00 |
| V2S |
sec_cm_sw_genbits_bus_consistency |
csrng_alert |
11.000s |
760.201us |
1 |
1 |
100.00 |
| V2S |
sec_cm_tile_link_bus_integrity |
csrng_tl_intg_err |
5.000s |
77.787us |
1 |
1 |
100.00 |
| V2S |
sec_cm_aes_cipher_fsm_sparse |
csrng_intr |
5.000s |
179.515us |
1 |
1 |
100.00 |
|
|
csrng_err |
2.000s |
39.143us |
1 |
1 |
100.00 |
|
|
csrng_sec_cm |
3.000s |
69.080us |
1 |
1 |
100.00 |
| V2S |
sec_cm_aes_cipher_fsm_redun |
csrng_intr |
5.000s |
179.515us |
1 |
1 |
100.00 |
|
|
csrng_err |
2.000s |
39.143us |
1 |
1 |
100.00 |
| V2S |
sec_cm_aes_cipher_ctrl_sparse |
csrng_intr |
5.000s |
179.515us |
1 |
1 |
100.00 |
|
|
csrng_err |
2.000s |
39.143us |
1 |
1 |
100.00 |
| V2S |
sec_cm_aes_cipher_fsm_local_esc |
csrng_intr |
5.000s |
179.515us |
1 |
1 |
100.00 |
|
|
csrng_err |
2.000s |
39.143us |
1 |
1 |
100.00 |
| V2S |
sec_cm_aes_cipher_ctr_redun |
csrng_intr |
5.000s |
179.515us |
1 |
1 |
100.00 |
|
|
csrng_err |
2.000s |
39.143us |
1 |
1 |
100.00 |
|
|
csrng_sec_cm |
3.000s |
69.080us |
1 |
1 |
100.00 |
| V2S |
sec_cm_aes_cipher_data_reg_local_esc |
csrng_intr |
5.000s |
179.515us |
1 |
1 |
100.00 |
|
|
csrng_err |
2.000s |
39.143us |
1 |
1 |
100.00 |
| V2S |
|
TOTAL |
|
|
3 |
3 |
100.00 |
| V3 |
stress_all_with_rand_reset |
csrng_stress_all_with_rand_reset |
53.000s |
3.221ms |
1 |
1 |
100.00 |
| V3 |
|
TOTAL |
|
|
1 |
1 |
100.00 |
|
|
TOTAL |
|
|
19 |
19 |
100.00 |