ea78273| Stage | Name | Tests | Max Job Runtime | Simulated Time | Passing | Total | Pass Rate |
|---|---|---|---|---|---|---|---|
| V1 | smoke | rom_ctrl_smoke | 5.640s | 188.172us | 1 | 1 | 100.00 |
| V1 | csr_hw_reset | rom_ctrl_csr_hw_reset | 5.880s | 171.506us | 1 | 1 | 100.00 |
| V1 | csr_rw | rom_ctrl_csr_rw | 3.200s | 347.377us | 1 | 1 | 100.00 |
| V1 | csr_bit_bash | rom_ctrl_csr_bit_bash | 4.190s | 535.409us | 1 | 1 | 100.00 |
| V1 | csr_aliasing | rom_ctrl_csr_aliasing | 4.620s | 165.737us | 1 | 1 | 100.00 |
| V1 | csr_mem_rw_with_rand_reset | rom_ctrl_csr_mem_rw_with_rand_reset | 4.810s | 603.808us | 1 | 1 | 100.00 |
| V1 | regwen_csr_and_corresponding_lockable_csr | rom_ctrl_csr_rw | 3.200s | 347.377us | 1 | 1 | 100.00 |
| rom_ctrl_csr_aliasing | 4.620s | 165.737us | 1 | 1 | 100.00 | ||
| V1 | mem_walk | rom_ctrl_mem_walk | 4.940s | 455.040us | 1 | 1 | 100.00 |
| V1 | mem_partial_access | rom_ctrl_mem_partial_access | 3.380s | 387.544us | 1 | 1 | 100.00 |
| V1 | TOTAL | 8 | 8 | 100.00 | |||
| V2 | max_throughput_chk | rom_ctrl_max_throughput_chk | 7.740s | 543.928us | 1 | 1 | 100.00 |
| V2 | stress_all | rom_ctrl_stress_all | 11.790s | 456.538us | 1 | 1 | 100.00 |
| V2 | kmac_err_chk | rom_ctrl_kmac_err_chk | 7.760s | 1.077ms | 1 | 1 | 100.00 |
| V2 | alert_test | rom_ctrl_alert_test | 5.140s | 1.033ms | 1 | 1 | 100.00 |
| V2 | tl_d_oob_addr_access | rom_ctrl_tl_errors | 7.960s | 872.197us | 1 | 1 | 100.00 |
| V2 | tl_d_illegal_access | rom_ctrl_tl_errors | 7.960s | 872.197us | 1 | 1 | 100.00 |
| V2 | tl_d_outstanding_access | rom_ctrl_csr_hw_reset | 5.880s | 171.506us | 1 | 1 | 100.00 |
| rom_ctrl_csr_rw | 3.200s | 347.377us | 1 | 1 | 100.00 | ||
| rom_ctrl_csr_aliasing | 4.620s | 165.737us | 1 | 1 | 100.00 | ||
| rom_ctrl_same_csr_outstanding | 4.440s | 527.624us | 1 | 1 | 100.00 | ||
| V2 | tl_d_partial_access | rom_ctrl_csr_hw_reset | 5.880s | 171.506us | 1 | 1 | 100.00 |
| rom_ctrl_csr_rw | 3.200s | 347.377us | 1 | 1 | 100.00 | ||
| rom_ctrl_csr_aliasing | 4.620s | 165.737us | 1 | 1 | 100.00 | ||
| rom_ctrl_same_csr_outstanding | 4.440s | 527.624us | 1 | 1 | 100.00 | ||
| V2 | TOTAL | 6 | 6 | 100.00 | |||
| V2S | corrupt_sig_fatal_chk | rom_ctrl_corrupt_sig_fatal_chk | 49.990s | 4.115ms | 1 | 1 | 100.00 |
| V2S | passthru_mem_tl_intg_err | rom_ctrl_passthru_mem_tl_intg_err | 14.510s | 581.033us | 1 | 1 | 100.00 |
| V2S | tl_intg_err | rom_ctrl_sec_cm | 1.755m | 549.220us | 0 | 1 | 0.00 |
| rom_ctrl_tl_intg_err | 24.740s | 611.765us | 1 | 1 | 100.00 | ||
| V2S | prim_fsm_check | rom_ctrl_sec_cm | 1.755m | 549.220us | 0 | 1 | 0.00 |
| V2S | prim_count_check | rom_ctrl_sec_cm | 1.755m | 549.220us | 0 | 1 | 0.00 |
| V2S | sec_cm_checker_ctr_consistency | rom_ctrl_corrupt_sig_fatal_chk | 49.990s | 4.115ms | 1 | 1 | 100.00 |
| V2S | sec_cm_checker_ctrl_flow_consistency | rom_ctrl_corrupt_sig_fatal_chk | 49.990s | 4.115ms | 1 | 1 | 100.00 |
| V2S | sec_cm_checker_fsm_local_esc | rom_ctrl_corrupt_sig_fatal_chk | 49.990s | 4.115ms | 1 | 1 | 100.00 |
| V2S | sec_cm_compare_ctrl_flow_consistency | rom_ctrl_corrupt_sig_fatal_chk | 49.990s | 4.115ms | 1 | 1 | 100.00 |
| V2S | sec_cm_compare_ctr_consistency | rom_ctrl_corrupt_sig_fatal_chk | 49.990s | 4.115ms | 1 | 1 | 100.00 |
| V2S | sec_cm_compare_ctr_redun | rom_ctrl_sec_cm | 1.755m | 549.220us | 0 | 1 | 0.00 |
| V2S | sec_cm_fsm_sparse | rom_ctrl_sec_cm | 1.755m | 549.220us | 0 | 1 | 0.00 |
| V2S | sec_cm_mem_scramble | rom_ctrl_smoke | 5.640s | 188.172us | 1 | 1 | 100.00 |
| V2S | sec_cm_mem_digest | rom_ctrl_smoke | 5.640s | 188.172us | 1 | 1 | 100.00 |
| V2S | sec_cm_intersig_mubi | rom_ctrl_smoke | 5.640s | 188.172us | 1 | 1 | 100.00 |
| V2S | sec_cm_bus_integrity | rom_ctrl_tl_intg_err | 24.740s | 611.765us | 1 | 1 | 100.00 |
| V2S | sec_cm_bus_local_esc | rom_ctrl_corrupt_sig_fatal_chk | 49.990s | 4.115ms | 1 | 1 | 100.00 |
| rom_ctrl_kmac_err_chk | 7.760s | 1.077ms | 1 | 1 | 100.00 | ||
| V2S | sec_cm_mux_mubi | rom_ctrl_corrupt_sig_fatal_chk | 49.990s | 4.115ms | 1 | 1 | 100.00 |
| V2S | sec_cm_mux_consistency | rom_ctrl_corrupt_sig_fatal_chk | 49.990s | 4.115ms | 1 | 1 | 100.00 |
| V2S | sec_cm_ctrl_redun | rom_ctrl_corrupt_sig_fatal_chk | 49.990s | 4.115ms | 1 | 1 | 100.00 |
| V2S | sec_cm_ctrl_mem_integrity | rom_ctrl_passthru_mem_tl_intg_err | 14.510s | 581.033us | 1 | 1 | 100.00 |
| V2S | sec_cm_tlul_fifo_ctr_redun | rom_ctrl_sec_cm | 1.755m | 549.220us | 0 | 1 | 0.00 |
| V2S | TOTAL | 3 | 4 | 75.00 | |||
| V3 | stress_all_with_rand_reset | rom_ctrl_stress_all_with_rand_reset | 3.008m | 2.253ms | 1 | 1 | 100.00 |
| V3 | TOTAL | 1 | 1 | 100.00 | |||
| TOTAL | 18 | 19 | 94.74 |
Offending '(curr_fwd | pend_req[d2h.d_source].pend)' has 1 failures:
0.rom_ctrl_sec_cm.105257934065297849014488842328742210994157489551330398142057329354649376097422
Line 168, in log /nightly/current_run/scratch/master/rom_ctrl_32kB-sim-vcs/0.rom_ctrl_sec_cm/latest/run.log
Offending '(curr_fwd | pend_req[d2h.d_source].pend)'
Starting assertion attempts at time 15961309ps: level = 0 arg = tb.dut.u_tl_adapter_rom.u_reqfifo (from inst vcs_paramclassrepository (src/lowrisc_dv_rom_ctrl_env_0.1/seq_lib/rom_ctrl_common_vseq.sv:119))
Starting assertion attempts at time 15961309ps: level = 0 arg = tb.dut.u_tl_adapter_rom.u_sramreqfifo (from inst vcs_paramclassrepository (src/lowrisc_dv_rom_ctrl_env_0.1/seq_lib/rom_ctrl_common_vseq.sv:120))
Starting assertion attempts at time 15961309ps: level = 0 arg = tb.dut.u_tl_adapter_rom.u_rspfifo (from inst vcs_paramclassrepository (src/lowrisc_dv_rom_ctrl_env_0.1/seq_lib/rom_ctrl_common_vseq.sv:121))