| V1 |
smoke |
spi_host_smoke |
23.000s |
3.894ms |
1 |
1 |
100.00 |
| V1 |
csr_hw_reset |
spi_host_csr_hw_reset |
2.000s |
21.978us |
1 |
1 |
100.00 |
| V1 |
csr_rw |
spi_host_csr_rw |
2.000s |
16.100us |
1 |
1 |
100.00 |
| V1 |
csr_bit_bash |
spi_host_csr_bit_bash |
3.000s |
658.697us |
1 |
1 |
100.00 |
| V1 |
csr_aliasing |
spi_host_csr_aliasing |
2.000s |
27.537us |
1 |
1 |
100.00 |
| V1 |
csr_mem_rw_with_rand_reset |
spi_host_csr_mem_rw_with_rand_reset |
1.000s |
87.206us |
1 |
1 |
100.00 |
| V1 |
regwen_csr_and_corresponding_lockable_csr |
spi_host_csr_rw |
2.000s |
16.100us |
1 |
1 |
100.00 |
|
|
spi_host_csr_aliasing |
2.000s |
27.537us |
1 |
1 |
100.00 |
| V1 |
mem_walk |
spi_host_mem_walk |
1.000s |
31.657us |
1 |
1 |
100.00 |
| V1 |
mem_partial_access |
spi_host_mem_partial_access |
1.000s |
71.161us |
1 |
1 |
100.00 |
| V1 |
|
TOTAL |
|
|
8 |
8 |
100.00 |
| V2 |
performance |
spi_host_performance |
2.000s |
73.983us |
1 |
1 |
100.00 |
| V2 |
error_event_intr |
spi_host_overflow_underflow |
4.000s |
511.249us |
1 |
1 |
100.00 |
|
|
spi_host_error_cmd |
2.000s |
15.454us |
1 |
1 |
100.00 |
|
|
spi_host_event |
9.000s |
2.027ms |
1 |
1 |
100.00 |
| V2 |
clock_rate |
spi_host_speed |
2.000s |
152.944us |
1 |
1 |
100.00 |
| V2 |
speed |
spi_host_speed |
2.000s |
152.944us |
1 |
1 |
100.00 |
| V2 |
chip_select_timing |
spi_host_speed |
2.000s |
152.944us |
1 |
1 |
100.00 |
| V2 |
sw_reset |
spi_host_sw_reset |
3.000s |
195.797us |
1 |
1 |
100.00 |
| V2 |
passthrough_mode |
spi_host_passthrough_mode |
2.000s |
34.534us |
1 |
1 |
100.00 |
| V2 |
cpol_cpha |
spi_host_speed |
2.000s |
152.944us |
1 |
1 |
100.00 |
| V2 |
full_cycle |
spi_host_speed |
2.000s |
152.944us |
1 |
1 |
100.00 |
| V2 |
duplex |
spi_host_smoke |
23.000s |
3.894ms |
1 |
1 |
100.00 |
| V2 |
tx_rx_only |
spi_host_smoke |
23.000s |
3.894ms |
1 |
1 |
100.00 |
| V2 |
stress_all |
spi_host_stress_all |
2.000s |
413.164us |
1 |
1 |
100.00 |
| V2 |
spien |
spi_host_spien |
8.000s |
6.012ms |
1 |
1 |
100.00 |
| V2 |
stall |
spi_host_status_stall |
36.000s |
2.971ms |
1 |
1 |
100.00 |
| V2 |
Idlecsbactive |
spi_host_idlecsbactive |
19.000s |
2.600ms |
1 |
1 |
100.00 |
| V2 |
data_fifo_status |
spi_host_overflow_underflow |
4.000s |
511.249us |
1 |
1 |
100.00 |
| V2 |
alert_test |
spi_host_alert_test |
2.000s |
17.450us |
1 |
1 |
100.00 |
| V2 |
intr_test |
spi_host_intr_test |
2.000s |
52.465us |
1 |
1 |
100.00 |
| V2 |
tl_d_oob_addr_access |
spi_host_tl_errors |
3.000s |
105.278us |
1 |
1 |
100.00 |
| V2 |
tl_d_illegal_access |
spi_host_tl_errors |
3.000s |
105.278us |
1 |
1 |
100.00 |
| V2 |
tl_d_outstanding_access |
spi_host_csr_hw_reset |
2.000s |
21.978us |
1 |
1 |
100.00 |
|
|
spi_host_csr_rw |
2.000s |
16.100us |
1 |
1 |
100.00 |
|
|
spi_host_csr_aliasing |
2.000s |
27.537us |
1 |
1 |
100.00 |
|
|
spi_host_same_csr_outstanding |
2.000s |
139.352us |
1 |
1 |
100.00 |
| V2 |
tl_d_partial_access |
spi_host_csr_hw_reset |
2.000s |
21.978us |
1 |
1 |
100.00 |
|
|
spi_host_csr_rw |
2.000s |
16.100us |
1 |
1 |
100.00 |
|
|
spi_host_csr_aliasing |
2.000s |
27.537us |
1 |
1 |
100.00 |
|
|
spi_host_same_csr_outstanding |
2.000s |
139.352us |
1 |
1 |
100.00 |
| V2 |
|
TOTAL |
|
|
15 |
15 |
100.00 |
| V2S |
tl_intg_err |
spi_host_tl_intg_err |
2.000s |
105.428us |
1 |
1 |
100.00 |
|
|
spi_host_sec_cm |
1.000s |
85.187us |
1 |
1 |
100.00 |
| V2S |
sec_cm_bus_integrity |
spi_host_tl_intg_err |
2.000s |
105.428us |
1 |
1 |
100.00 |
| V2S |
|
TOTAL |
|
|
2 |
2 |
100.00 |
|
Unmapped tests |
spi_host_upper_range_clkdiv |
1.200m |
8.259ms |
1 |
1 |
100.00 |
|
|
TOTAL |
|
|
26 |
26 |
100.00 |