38a9e0c| Stage | Name | Tests | Max Job Runtime | Simulated Time | Passing | Total | Pass Rate |
|---|---|---|---|---|---|---|---|
| V1 | wake_up | aes_wake_up | 2.000s | 61.530us | 2 | 2 | 100.00 |
| V1 | smoke | aes_smoke | 3.000s | 92.358us | 2 | 2 | 100.00 |
| V1 | csr_hw_reset | aes_csr_hw_reset | 2.000s | 68.551us | 2 | 2 | 100.00 |
| V1 | csr_rw | aes_csr_rw | 3.000s | 139.128us | 2 | 2 | 100.00 |
| V1 | csr_bit_bash | aes_csr_bit_bash | 4.000s | 681.566us | 2 | 2 | 100.00 |
| V1 | csr_aliasing | aes_csr_aliasing | 4.000s | 165.792us | 2 | 2 | 100.00 |
| V1 | csr_mem_rw_with_rand_reset | aes_csr_mem_rw_with_rand_reset | 2.000s | 96.275us | 2 | 2 | 100.00 |
| V1 | regwen_csr_and_corresponding_lockable_csr | aes_csr_rw | 3.000s | 139.128us | 2 | 2 | 100.00 |
| aes_csr_aliasing | 4.000s | 165.792us | 2 | 2 | 100.00 | ||
| V1 | TOTAL | 14 | 14 | 100.00 | |||
| V2 | algorithm | aes_smoke | 3.000s | 92.358us | 2 | 2 | 100.00 |
| aes_config_error | 3.000s | 96.267us | 2 | 2 | 100.00 | ||
| aes_stress | 6.000s | 239.690us | 2 | 2 | 100.00 | ||
| V2 | key_length | aes_smoke | 3.000s | 92.358us | 2 | 2 | 100.00 |
| aes_config_error | 3.000s | 96.267us | 2 | 2 | 100.00 | ||
| aes_stress | 6.000s | 239.690us | 2 | 2 | 100.00 | ||
| V2 | back2back | aes_stress | 6.000s | 239.690us | 2 | 2 | 100.00 |
| aes_b2b | 4.000s | 257.917us | 2 | 2 | 100.00 | ||
| V2 | backpressure | aes_stress | 6.000s | 239.690us | 2 | 2 | 100.00 |
| V2 | multi_message | aes_smoke | 3.000s | 92.358us | 2 | 2 | 100.00 |
| aes_config_error | 3.000s | 96.267us | 2 | 2 | 100.00 | ||
| aes_stress | 6.000s | 239.690us | 2 | 2 | 100.00 | ||
| aes_alert_reset | 5.000s | 702.523us | 2 | 2 | 100.00 | ||
| V2 | failure_test | aes_man_cfg_err | 3.000s | 78.136us | 2 | 2 | 100.00 |
| aes_config_error | 3.000s | 96.267us | 2 | 2 | 100.00 | ||
| aes_alert_reset | 5.000s | 702.523us | 2 | 2 | 100.00 | ||
| V2 | trigger_clear_test | aes_clear | 3.000s | 112.162us | 2 | 2 | 100.00 |
| V2 | nist_test_vectors | aes_nist_vectors | 8.000s | 2953.638us | 2 | 2 | 100.00 |
| V2 | reset_recovery | aes_alert_reset | 5.000s | 702.523us | 2 | 2 | 100.00 |
| V2 | stress | aes_stress | 6.000s | 239.690us | 2 | 2 | 100.00 |
| V2 | sideload | aes_stress | 6.000s | 239.690us | 2 | 2 | 100.00 |
| aes_sideload | 3.000s | 79.213us | 2 | 2 | 100.00 | ||
| V2 | deinitialization | aes_deinit | 3.000s | 64.901us | 2 | 2 | 100.00 |
| V2 | stress_all | aes_stress_all | 56.000s | 1065.188us | 2 | 2 | 100.00 |
| V2 | alert_test | aes_alert_test | 2.000s | 106.477us | 2 | 2 | 100.00 |
| V2 | tl_d_oob_addr_access | aes_tl_errors | 3.000s | 177.320us | 2 | 2 | 100.00 |
| V2 | tl_d_illegal_access | aes_tl_errors | 3.000s | 177.320us | 2 | 2 | 100.00 |
| V2 | tl_d_outstanding_access | aes_csr_hw_reset | 2.000s | 68.551us | 2 | 2 | 100.00 |
| aes_csr_rw | 3.000s | 139.128us | 2 | 2 | 100.00 | ||
| aes_csr_aliasing | 4.000s | 165.792us | 2 | 2 | 100.00 | ||
| aes_same_csr_outstanding | 2.000s | 65.896us | 2 | 2 | 100.00 | ||
| V2 | tl_d_partial_access | aes_csr_hw_reset | 2.000s | 68.551us | 2 | 2 | 100.00 |
| aes_csr_rw | 3.000s | 139.128us | 2 | 2 | 100.00 | ||
| aes_csr_aliasing | 4.000s | 165.792us | 2 | 2 | 100.00 | ||
| aes_same_csr_outstanding | 2.000s | 65.896us | 2 | 2 | 100.00 | ||
| V2 | TOTAL | 26 | 26 | 100.00 | |||
| V2S | reseeding | aes_reseed | 5.000s | 495.370us | 2 | 2 | 100.00 |
| V2S | fault_inject | aes_fi | 3.000s | 149.352us | 2 | 2 | 100.00 |
| aes_control_fi | 2.000s | 46.280us | 2 | 2 | 100.00 | ||
| aes_cipher_fi | 2.000s | 58.863us | 2 | 2 | 100.00 | ||
| V2S | shadow_reg_update_error | aes_shadow_reg_errors | 2.000s | 101.096us | 2 | 2 | 100.00 |
| V2S | shadow_reg_read_clear_staged_value | aes_shadow_reg_errors | 2.000s | 101.096us | 2 | 2 | 100.00 |
| V2S | shadow_reg_storage_error | aes_shadow_reg_errors | 2.000s | 101.096us | 2 | 2 | 100.00 |
| V2S | shadowed_reset_glitch | aes_shadow_reg_errors | 2.000s | 101.096us | 2 | 2 | 100.00 |
| V2S | shadow_reg_update_error_with_csr_rw | aes_shadow_reg_errors_with_csr_rw | 3.000s | 76.442us | 2 | 2 | 100.00 |
| V2S | tl_intg_err | aes_tl_intg_err | 3.000s | 152.350us | 2 | 2 | 100.00 |
| aes_sec_cm | 4.000s | 1039.002us | 2 | 2 | 100.00 | ||
| V2S | sec_cm_bus_integrity | aes_tl_intg_err | 3.000s | 152.350us | 2 | 2 | 100.00 |
| V2S | sec_cm_lc_escalate_en_intersig_mubi | aes_alert_reset | 5.000s | 702.523us | 2 | 2 | 100.00 |
| V2S | sec_cm_main_config_shadow | aes_shadow_reg_errors | 2.000s | 101.096us | 2 | 2 | 100.00 |
| V2S | sec_cm_main_config_sparse | aes_smoke | 3.000s | 92.358us | 2 | 2 | 100.00 |
| aes_stress | 6.000s | 239.690us | 2 | 2 | 100.00 | ||
| aes_alert_reset | 5.000s | 702.523us | 2 | 2 | 100.00 | ||
| aes_core_fi | 2.000s | 92.133us | 2 | 2 | 100.00 | ||
| V2S | sec_cm_aux_config_shadow | aes_shadow_reg_errors | 2.000s | 101.096us | 2 | 2 | 100.00 |
| V2S | sec_cm_aux_config_regwen | aes_readability | 2.000s | 102.211us | 2 | 2 | 100.00 |
| aes_stress | 6.000s | 239.690us | 2 | 2 | 100.00 | ||
| V2S | sec_cm_key_sideload | aes_stress | 6.000s | 239.690us | 2 | 2 | 100.00 |
| aes_sideload | 3.000s | 79.213us | 2 | 2 | 100.00 | ||
| V2S | sec_cm_key_sw_unreadable | aes_readability | 2.000s | 102.211us | 2 | 2 | 100.00 |
| V2S | sec_cm_data_reg_sw_unreadable | aes_readability | 2.000s | 102.211us | 2 | 2 | 100.00 |
| V2S | sec_cm_key_sec_wipe | aes_readability | 2.000s | 102.211us | 2 | 2 | 100.00 |
| V2S | sec_cm_iv_config_sec_wipe | aes_readability | 2.000s | 102.211us | 2 | 2 | 100.00 |
| V2S | sec_cm_data_reg_sec_wipe | aes_readability | 2.000s | 102.211us | 2 | 2 | 100.00 |
| V2S | sec_cm_data_reg_key_sca | aes_stress | 6.000s | 239.690us | 2 | 2 | 100.00 |
| V2S | sec_cm_key_masking | aes_stress | 6.000s | 239.690us | 2 | 2 | 100.00 |
| V2S | sec_cm_main_fsm_sparse | aes_fi | 3.000s | 149.352us | 2 | 2 | 100.00 |
| V2S | sec_cm_main_fsm_redun | aes_fi | 3.000s | 149.352us | 2 | 2 | 100.00 |
| aes_control_fi | 2.000s | 46.280us | 2 | 2 | 100.00 | ||
| aes_cipher_fi | 2.000s | 58.863us | 2 | 2 | 100.00 | ||
| aes_ctr_fi | 2.000s | 64.578us | 2 | 2 | 100.00 | ||
| V2S | sec_cm_cipher_fsm_sparse | aes_fi | 3.000s | 149.352us | 2 | 2 | 100.00 |
| V2S | sec_cm_cipher_fsm_redun | aes_fi | 3.000s | 149.352us | 2 | 2 | 100.00 |
| aes_control_fi | 2.000s | 46.280us | 2 | 2 | 100.00 | ||
| aes_cipher_fi | 2.000s | 58.863us | 2 | 2 | 100.00 | ||
| V2S | sec_cm_cipher_ctr_redun | aes_cipher_fi | 2.000s | 58.863us | 2 | 2 | 100.00 |
| V2S | sec_cm_ctr_fsm_sparse | aes_fi | 3.000s | 149.352us | 2 | 2 | 100.00 |
| V2S | sec_cm_ctr_fsm_redun | aes_fi | 3.000s | 149.352us | 2 | 2 | 100.00 |
| aes_control_fi | 2.000s | 46.280us | 2 | 2 | 100.00 | ||
| aes_ctr_fi | 2.000s | 64.578us | 2 | 2 | 100.00 | ||
| V2S | sec_cm_ctrl_sparse | aes_fi | 3.000s | 149.352us | 2 | 2 | 100.00 |
| aes_control_fi | 2.000s | 46.280us | 2 | 2 | 100.00 | ||
| aes_cipher_fi | 2.000s | 58.863us | 2 | 2 | 100.00 | ||
| aes_ctr_fi | 2.000s | 64.578us | 2 | 2 | 100.00 | ||
| V2S | sec_cm_main_fsm_global_esc | aes_alert_reset | 5.000s | 702.523us | 2 | 2 | 100.00 |
| V2S | sec_cm_main_fsm_local_esc | aes_fi | 3.000s | 149.352us | 2 | 2 | 100.00 |
| aes_control_fi | 2.000s | 46.280us | 2 | 2 | 100.00 | ||
| aes_cipher_fi | 2.000s | 58.863us | 2 | 2 | 100.00 | ||
| aes_ctr_fi | 2.000s | 64.578us | 2 | 2 | 100.00 | ||
| V2S | sec_cm_cipher_fsm_local_esc | aes_fi | 3.000s | 149.352us | 2 | 2 | 100.00 |
| aes_control_fi | 2.000s | 46.280us | 2 | 2 | 100.00 | ||
| aes_cipher_fi | 2.000s | 58.863us | 2 | 2 | 100.00 | ||
| aes_ctr_fi | 2.000s | 64.578us | 2 | 2 | 100.00 | ||
| V2S | sec_cm_ctr_fsm_local_esc | aes_fi | 3.000s | 149.352us | 2 | 2 | 100.00 |
| aes_control_fi | 2.000s | 46.280us | 2 | 2 | 100.00 | ||
| aes_ctr_fi | 2.000s | 64.578us | 2 | 2 | 100.00 | ||
| V2S | sec_cm_data_reg_local_esc | aes_fi | 3.000s | 149.352us | 2 | 2 | 100.00 |
| aes_control_fi | 2.000s | 46.280us | 2 | 2 | 100.00 | ||
| aes_cipher_fi | 2.000s | 58.863us | 2 | 2 | 100.00 | ||
| V2S | TOTAL | 22 | 22 | 100.00 | |||
| V3 | stress_all_with_rand_reset | aes_stress_all_with_rand_reset | 16.000s | 399.920us | 0 | 2 | 0.00 |
| V3 | TOTAL | 0 | 2 | 0.00 | |||
| TOTAL | 62 | 64 | 96.88 |
| Score | Block | Branch | Statement | Expression | Toggle | Fsm | Assertion | CoverGroup |
|---|---|---|---|---|---|---|---|---|
| 95.82 | 96.68 | 92.92 | 97.23 | 92.01 | 97.99 | 95.56 | 98.21 | 78.07 |
UVM_ERROR (uvm_sequencer_base.svh:757) sequencer [SEQREQZMB] The task responsible for requesting a wait_for_grant on sequencer 'sequencer' for sequence 'sideload_seq' has been killed, to avoid a deadlock the sequence will be removed from the arbitration queues has 2 failures:
0.aes_stress_all_with_rand_reset.5192074336294161687048930452009080447191239470290837397562201782673237050571
Line 791, in log /nightly/current_run/scratch/master/aes_unmasked-sim-xcelium/0.aes_stress_all_with_rand_reset/latest/run.log
UVM_ERROR @ 5330605528 ps: (uvm_sequencer_base.svh:757) uvm_test_top.env.keymgr_sideload_agent.sequencer [SEQREQZMB] The task responsible for requesting a wait_for_grant on sequencer 'uvm_test_top.env.keymgr_sideload_agent.sequencer' for sequence 'uvm_test_top.env.virtual_sequencer.aes_stress_vseq.sideload_seq' has been killed, to avoid a deadlock the sequence will be removed from the arbitration queues
UVM_INFO @ 5330605528 ps: (uvm_report_catcher.svh:705) [UVM/REPORT/CATCHER]
--- UVM Report catcher Summary ---
0.aes_stress_all_with_rand_reset.85156258021393477952923228285315142820304602086246903305815806705775555797211
Line 709, in log /nightly/current_run/scratch/master/aes_masked-sim-xcelium/0.aes_stress_all_with_rand_reset/latest/run.log
UVM_ERROR @ 399920060 ps: (uvm_sequencer_base.svh:757) uvm_test_top.env.keymgr_sideload_agent.sequencer [SEQREQZMB] The task responsible for requesting a wait_for_grant on sequencer 'uvm_test_top.env.keymgr_sideload_agent.sequencer' for sequence 'uvm_test_top.env.virtual_sequencer.aes_stress_vseq.sideload_seq' has been killed, to avoid a deadlock the sequence will be removed from the arbitration queues
UVM_INFO @ 399920060 ps: (uvm_report_catcher.svh:705) [UVM/REPORT/CATCHER]
--- UVM Report catcher Summary ---