846e611| Stage | Name | Tests | Max Job Runtime | Simulated Time | Passing | Total | Pass Rate |
|---|---|---|---|---|---|---|---|
| V1 | wake_up | aes_wake_up | 3.000s | 78.240us | 2 | 2 | 100.00 |
| V1 | smoke | aes_smoke | 3.000s | 65.975us | 2 | 2 | 100.00 |
| V1 | csr_hw_reset | aes_csr_hw_reset | 1.000s | 126.371us | 2 | 2 | 100.00 |
| V1 | csr_rw | aes_csr_rw | 1.000s | 178.542us | 2 | 2 | 100.00 |
| V1 | csr_bit_bash | aes_csr_bit_bash | 6.000s | 3146.477us | 2 | 2 | 100.00 |
| V1 | csr_aliasing | aes_csr_aliasing | 3.000s | 529.364us | 2 | 2 | 100.00 |
| V1 | csr_mem_rw_with_rand_reset | aes_csr_mem_rw_with_rand_reset | 2.000s | 80.750us | 2 | 2 | 100.00 |
| V1 | regwen_csr_and_corresponding_lockable_csr | aes_csr_rw | 1.000s | 178.542us | 2 | 2 | 100.00 |
| aes_csr_aliasing | 3.000s | 529.364us | 2 | 2 | 100.00 | ||
| V1 | TOTAL | 14 | 14 | 100.00 | |||
| V2 | algorithm | aes_smoke | 3.000s | 65.975us | 2 | 2 | 100.00 |
| aes_config_error | 3.000s | 187.657us | 2 | 2 | 100.00 | ||
| aes_stress | 3.000s | 428.600us | 2 | 2 | 100.00 | ||
| V2 | key_length | aes_smoke | 3.000s | 65.975us | 2 | 2 | 100.00 |
| aes_config_error | 3.000s | 187.657us | 2 | 2 | 100.00 | ||
| aes_stress | 3.000s | 428.600us | 2 | 2 | 100.00 | ||
| V2 | back2back | aes_stress | 3.000s | 428.600us | 2 | 2 | 100.00 |
| aes_b2b | 7.000s | 484.306us | 2 | 2 | 100.00 | ||
| V2 | backpressure | aes_stress | 3.000s | 428.600us | 2 | 2 | 100.00 |
| V2 | multi_message | aes_smoke | 3.000s | 65.975us | 2 | 2 | 100.00 |
| aes_config_error | 3.000s | 187.657us | 2 | 2 | 100.00 | ||
| aes_stress | 3.000s | 428.600us | 2 | 2 | 100.00 | ||
| aes_alert_reset | 15.000s | 845.593us | 2 | 2 | 100.00 | ||
| V2 | failure_test | aes_man_cfg_err | 3.000s | 188.281us | 2 | 2 | 100.00 |
| aes_config_error | 3.000s | 187.657us | 2 | 2 | 100.00 | ||
| aes_alert_reset | 15.000s | 845.593us | 2 | 2 | 100.00 | ||
| V2 | trigger_clear_test | aes_clear | 3.000s | 135.740us | 2 | 2 | 100.00 |
| V2 | nist_test_vectors | aes_nist_vectors | 6.000s | 763.529us | 2 | 2 | 100.00 |
| V2 | reset_recovery | aes_alert_reset | 15.000s | 845.593us | 2 | 2 | 100.00 |
| V2 | stress | aes_stress | 3.000s | 428.600us | 2 | 2 | 100.00 |
| V2 | sideload | aes_stress | 3.000s | 428.600us | 2 | 2 | 100.00 |
| aes_sideload | 4.000s | 91.718us | 2 | 2 | 100.00 | ||
| V2 | deinitialization | aes_deinit | 3.000s | 76.317us | 2 | 2 | 100.00 |
| V2 | stress_all | aes_stress_all | 25.000s | 1321.187us | 2 | 2 | 100.00 |
| V2 | alert_test | aes_alert_test | 2.000s | 79.469us | 2 | 2 | 100.00 |
| V2 | tl_d_oob_addr_access | aes_tl_errors | 4.000s | 169.463us | 2 | 2 | 100.00 |
| V2 | tl_d_illegal_access | aes_tl_errors | 4.000s | 169.463us | 2 | 2 | 100.00 |
| V2 | tl_d_outstanding_access | aes_csr_hw_reset | 1.000s | 126.371us | 2 | 2 | 100.00 |
| aes_csr_rw | 1.000s | 178.542us | 2 | 2 | 100.00 | ||
| aes_csr_aliasing | 3.000s | 529.364us | 2 | 2 | 100.00 | ||
| aes_same_csr_outstanding | 3.000s | 829.699us | 2 | 2 | 100.00 | ||
| V2 | tl_d_partial_access | aes_csr_hw_reset | 1.000s | 126.371us | 2 | 2 | 100.00 |
| aes_csr_rw | 1.000s | 178.542us | 2 | 2 | 100.00 | ||
| aes_csr_aliasing | 3.000s | 529.364us | 2 | 2 | 100.00 | ||
| aes_same_csr_outstanding | 3.000s | 829.699us | 2 | 2 | 100.00 | ||
| V2 | TOTAL | 26 | 26 | 100.00 | |||
| V2S | reseeding | aes_reseed | 4.000s | 186.405us | 2 | 2 | 100.00 |
| V2S | fault_inject | aes_fi | 5.000s | 120.920us | 2 | 2 | 100.00 |
| aes_control_fi | 2.000s | 67.340us | 2 | 2 | 100.00 | ||
| aes_cipher_fi | 2.000s | 76.719us | 2 | 2 | 100.00 | ||
| V2S | shadow_reg_update_error | aes_shadow_reg_errors | 2.000s | 209.226us | 2 | 2 | 100.00 |
| V2S | shadow_reg_read_clear_staged_value | aes_shadow_reg_errors | 2.000s | 209.226us | 2 | 2 | 100.00 |
| V2S | shadow_reg_storage_error | aes_shadow_reg_errors | 2.000s | 209.226us | 2 | 2 | 100.00 |
| V2S | shadowed_reset_glitch | aes_shadow_reg_errors | 2.000s | 209.226us | 2 | 2 | 100.00 |
| V2S | shadow_reg_update_error_with_csr_rw | aes_shadow_reg_errors_with_csr_rw | 3.000s | 262.571us | 2 | 2 | 100.00 |
| V2S | tl_intg_err | aes_sec_cm | 10.000s | 1592.629us | 2 | 2 | 100.00 |
| aes_tl_intg_err | 3.000s | 323.295us | 2 | 2 | 100.00 | ||
| V2S | sec_cm_bus_integrity | aes_tl_intg_err | 3.000s | 323.295us | 2 | 2 | 100.00 |
| V2S | sec_cm_lc_escalate_en_intersig_mubi | aes_alert_reset | 15.000s | 845.593us | 2 | 2 | 100.00 |
| V2S | sec_cm_main_config_shadow | aes_shadow_reg_errors | 2.000s | 209.226us | 2 | 2 | 100.00 |
| V2S | sec_cm_main_config_sparse | aes_smoke | 3.000s | 65.975us | 2 | 2 | 100.00 |
| aes_stress | 3.000s | 428.600us | 2 | 2 | 100.00 | ||
| aes_alert_reset | 15.000s | 845.593us | 2 | 2 | 100.00 | ||
| aes_core_fi | 4.000s | 118.855us | 2 | 2 | 100.00 | ||
| V2S | sec_cm_aux_config_shadow | aes_shadow_reg_errors | 2.000s | 209.226us | 2 | 2 | 100.00 |
| V2S | sec_cm_aux_config_regwen | aes_readability | 3.000s | 99.380us | 2 | 2 | 100.00 |
| aes_stress | 3.000s | 428.600us | 2 | 2 | 100.00 | ||
| V2S | sec_cm_key_sideload | aes_stress | 3.000s | 428.600us | 2 | 2 | 100.00 |
| aes_sideload | 4.000s | 91.718us | 2 | 2 | 100.00 | ||
| V2S | sec_cm_key_sw_unreadable | aes_readability | 3.000s | 99.380us | 2 | 2 | 100.00 |
| V2S | sec_cm_data_reg_sw_unreadable | aes_readability | 3.000s | 99.380us | 2 | 2 | 100.00 |
| V2S | sec_cm_key_sec_wipe | aes_readability | 3.000s | 99.380us | 2 | 2 | 100.00 |
| V2S | sec_cm_iv_config_sec_wipe | aes_readability | 3.000s | 99.380us | 2 | 2 | 100.00 |
| V2S | sec_cm_data_reg_sec_wipe | aes_readability | 3.000s | 99.380us | 2 | 2 | 100.00 |
| V2S | sec_cm_data_reg_key_sca | aes_stress | 3.000s | 428.600us | 2 | 2 | 100.00 |
| V2S | sec_cm_key_masking | aes_stress | 3.000s | 428.600us | 2 | 2 | 100.00 |
| V2S | sec_cm_main_fsm_sparse | aes_fi | 5.000s | 120.920us | 2 | 2 | 100.00 |
| V2S | sec_cm_main_fsm_redun | aes_fi | 5.000s | 120.920us | 2 | 2 | 100.00 |
| aes_control_fi | 2.000s | 67.340us | 2 | 2 | 100.00 | ||
| aes_cipher_fi | 2.000s | 76.719us | 2 | 2 | 100.00 | ||
| aes_ctr_fi | 4.000s | 200.381us | 2 | 2 | 100.00 | ||
| V2S | sec_cm_cipher_fsm_sparse | aes_fi | 5.000s | 120.920us | 2 | 2 | 100.00 |
| V2S | sec_cm_cipher_fsm_redun | aes_fi | 5.000s | 120.920us | 2 | 2 | 100.00 |
| aes_control_fi | 2.000s | 67.340us | 2 | 2 | 100.00 | ||
| aes_cipher_fi | 2.000s | 76.719us | 2 | 2 | 100.00 | ||
| V2S | sec_cm_cipher_ctr_redun | aes_cipher_fi | 2.000s | 76.719us | 2 | 2 | 100.00 |
| V2S | sec_cm_ctr_fsm_sparse | aes_fi | 5.000s | 120.920us | 2 | 2 | 100.00 |
| V2S | sec_cm_ctr_fsm_redun | aes_fi | 5.000s | 120.920us | 2 | 2 | 100.00 |
| aes_control_fi | 2.000s | 67.340us | 2 | 2 | 100.00 | ||
| aes_ctr_fi | 4.000s | 200.381us | 2 | 2 | 100.00 | ||
| V2S | sec_cm_ctrl_sparse | aes_fi | 5.000s | 120.920us | 2 | 2 | 100.00 |
| aes_control_fi | 2.000s | 67.340us | 2 | 2 | 100.00 | ||
| aes_cipher_fi | 2.000s | 76.719us | 2 | 2 | 100.00 | ||
| aes_ctr_fi | 4.000s | 200.381us | 2 | 2 | 100.00 | ||
| V2S | sec_cm_main_fsm_global_esc | aes_alert_reset | 15.000s | 845.593us | 2 | 2 | 100.00 |
| V2S | sec_cm_main_fsm_local_esc | aes_fi | 5.000s | 120.920us | 2 | 2 | 100.00 |
| aes_control_fi | 2.000s | 67.340us | 2 | 2 | 100.00 | ||
| aes_cipher_fi | 2.000s | 76.719us | 2 | 2 | 100.00 | ||
| aes_ctr_fi | 4.000s | 200.381us | 2 | 2 | 100.00 | ||
| V2S | sec_cm_cipher_fsm_local_esc | aes_fi | 5.000s | 120.920us | 2 | 2 | 100.00 |
| aes_control_fi | 2.000s | 67.340us | 2 | 2 | 100.00 | ||
| aes_cipher_fi | 2.000s | 76.719us | 2 | 2 | 100.00 | ||
| aes_ctr_fi | 4.000s | 200.381us | 2 | 2 | 100.00 | ||
| V2S | sec_cm_ctr_fsm_local_esc | aes_fi | 5.000s | 120.920us | 2 | 2 | 100.00 |
| aes_control_fi | 2.000s | 67.340us | 2 | 2 | 100.00 | ||
| aes_ctr_fi | 4.000s | 200.381us | 2 | 2 | 100.00 | ||
| V2S | sec_cm_data_reg_local_esc | aes_fi | 5.000s | 120.920us | 2 | 2 | 100.00 |
| aes_control_fi | 2.000s | 67.340us | 2 | 2 | 100.00 | ||
| aes_cipher_fi | 2.000s | 76.719us | 2 | 2 | 100.00 | ||
| V2S | TOTAL | 22 | 22 | 100.00 | |||
| V3 | stress_all_with_rand_reset | aes_stress_all_with_rand_reset | 6.000s | 1093.519us | 0 | 2 | 0.00 |
| V3 | TOTAL | 0 | 2 | 0.00 | |||
| TOTAL | 62 | 64 | 96.88 |
| Score | Block | Branch | Statement | Expression | Toggle | Fsm | Assertion | CoverGroup |
|---|---|---|---|---|---|---|---|---|
| 92.12 | 92.79 | 86.27 | 94.65 | 86.58 | 97.99 | 88.89 | 97.69 | 78.67 |
UVM_ERROR (uvm_sequencer_base.svh:757) sequencer [SEQREQZMB] The task responsible for requesting a wait_for_grant on sequencer 'sequencer' for sequence 'sideload_seq' has been killed, to avoid a deadlock the sequence will be removed from the arbitration queues has 1 failures:
0.aes_stress_all_with_rand_reset.100406777775362106751761793151858364701341883523734808016299330327822984688401
Line 405, in log /nightly/current_run/scratch/master/aes_unmasked-sim-xcelium/0.aes_stress_all_with_rand_reset/latest/run.log
UVM_ERROR @ 1093519004 ps: (uvm_sequencer_base.svh:757) uvm_test_top.env.keymgr_sideload_agent.sequencer [SEQREQZMB] The task responsible for requesting a wait_for_grant on sequencer 'uvm_test_top.env.keymgr_sideload_agent.sequencer' for sequence 'uvm_test_top.env.virtual_sequencer.aes_reseed_vseq.sideload_seq' has been killed, to avoid a deadlock the sequence will be removed from the arbitration queues
UVM_INFO @ 1093519004 ps: (uvm_report_catcher.svh:705) [UVM/REPORT/CATCHER]
--- UVM Report catcher Summary ---
UVM_FATAL (aes_base_vseq.sv:74) [aes_alert_reset_vseq] Check failed (aes_ctrl_aux[*] == cfg.do_reseed) has 1 failures:
0.aes_stress_all_with_rand_reset.6769188594472196512686400366901385181293797050870076536133701623110730236355
Line 153, in log /nightly/current_run/scratch/master/aes_masked-sim-xcelium/0.aes_stress_all_with_rand_reset/latest/run.log
UVM_FATAL @ 168510893 ps: (aes_base_vseq.sv:74) [uvm_test_top.env.virtual_sequencer.aes_alert_reset_vseq] Check failed (aes_ctrl_aux[0] == cfg.do_reseed)
UVM_INFO @ 168510893 ps: (uvm_report_catcher.svh:705) [UVM/REPORT/CATCHER]
--- UVM Report catcher Summary ---