| tl_intg_err |
2 |
2 |
100.00 |
|
csrng_tl_intg_err |
4.000s |
85.842us |
1 |
1 |
100.00
|
|
csrng_sec_cm |
3.000s |
77.552us |
1 |
1 |
100.00
|
| sec_cm_config_regwen |
2 |
2 |
100.00 |
|
csrng_csr_rw |
3.000s |
91.535us |
1 |
1 |
100.00
|
|
csrng_regwen |
2.000s |
24.474us |
1 |
1 |
100.00
|
| sec_cm_config_mubi |
1 |
1 |
100.00 |
|
csrng_alert |
8.000s |
397.566us |
1 |
1 |
100.00
|
| sec_cm_intersig_mubi |
1 |
1 |
100.00 |
|
csrng_stress_all |
2.000s |
21.915us |
1 |
1 |
100.00
|
| sec_cm_main_sm_fsm_sparse |
3 |
3 |
100.00 |
|
csrng_intr |
5.000s |
111.305us |
1 |
1 |
100.00
|
|
csrng_err |
1.000s |
32.720us |
1 |
1 |
100.00
|
|
csrng_sec_cm |
3.000s |
77.552us |
1 |
1 |
100.00
|
| sec_cm_updrsp_fsm_sparse |
3 |
3 |
100.00 |
|
csrng_intr |
5.000s |
111.305us |
1 |
1 |
100.00
|
|
csrng_err |
1.000s |
32.720us |
1 |
1 |
100.00
|
|
csrng_sec_cm |
3.000s |
77.552us |
1 |
1 |
100.00
|
| sec_cm_update_fsm_sparse |
3 |
3 |
100.00 |
|
csrng_intr |
5.000s |
111.305us |
1 |
1 |
100.00
|
|
csrng_err |
1.000s |
32.720us |
1 |
1 |
100.00
|
|
csrng_sec_cm |
3.000s |
77.552us |
1 |
1 |
100.00
|
| sec_cm_blk_enc_fsm_sparse |
3 |
3 |
100.00 |
|
csrng_intr |
5.000s |
111.305us |
1 |
1 |
100.00
|
|
csrng_err |
1.000s |
32.720us |
1 |
1 |
100.00
|
|
csrng_sec_cm |
3.000s |
77.552us |
1 |
1 |
100.00
|
| sec_cm_outblk_fsm_sparse |
3 |
3 |
100.00 |
|
csrng_intr |
5.000s |
111.305us |
1 |
1 |
100.00
|
|
csrng_err |
1.000s |
32.720us |
1 |
1 |
100.00
|
|
csrng_sec_cm |
3.000s |
77.552us |
1 |
1 |
100.00
|
| sec_cm_gen_cmd_ctr_redun |
3 |
3 |
100.00 |
|
csrng_intr |
5.000s |
111.305us |
1 |
1 |
100.00
|
|
csrng_err |
1.000s |
32.720us |
1 |
1 |
100.00
|
|
csrng_sec_cm |
3.000s |
77.552us |
1 |
1 |
100.00
|
| sec_cm_drbg_upd_ctr_redun |
3 |
3 |
100.00 |
|
csrng_intr |
5.000s |
111.305us |
1 |
1 |
100.00
|
|
csrng_err |
1.000s |
32.720us |
1 |
1 |
100.00
|
|
csrng_sec_cm |
3.000s |
77.552us |
1 |
1 |
100.00
|
| sec_cm_drbg_gen_ctr_redun |
3 |
3 |
100.00 |
|
csrng_intr |
5.000s |
111.305us |
1 |
1 |
100.00
|
|
csrng_err |
1.000s |
32.720us |
1 |
1 |
100.00
|
|
csrng_sec_cm |
3.000s |
77.552us |
1 |
1 |
100.00
|
| sec_cm_ctrl_mubi |
1 |
1 |
100.00 |
|
csrng_alert |
8.000s |
397.566us |
1 |
1 |
100.00
|
| sec_cm_main_sm_ctr_local_esc |
2 |
2 |
100.00 |
|
csrng_intr |
5.000s |
111.305us |
1 |
1 |
100.00
|
|
csrng_err |
1.000s |
32.720us |
1 |
1 |
100.00
|
| sec_cm_constants_lc_gated |
1 |
1 |
100.00 |
|
csrng_stress_all |
2.000s |
21.915us |
1 |
1 |
100.00
|
| sec_cm_sw_genbits_bus_consistency |
1 |
1 |
100.00 |
|
csrng_alert |
8.000s |
397.566us |
1 |
1 |
100.00
|
| sec_cm_tile_link_bus_integrity |
1 |
1 |
100.00 |
|
csrng_tl_intg_err |
4.000s |
85.842us |
1 |
1 |
100.00
|
| sec_cm_aes_cipher_fsm_sparse |
3 |
3 |
100.00 |
|
csrng_intr |
5.000s |
111.305us |
1 |
1 |
100.00
|
|
csrng_err |
1.000s |
32.720us |
1 |
1 |
100.00
|
|
csrng_sec_cm |
3.000s |
77.552us |
1 |
1 |
100.00
|
| sec_cm_aes_cipher_fsm_redun |
2 |
2 |
100.00 |
|
csrng_intr |
5.000s |
111.305us |
1 |
1 |
100.00
|
|
csrng_err |
1.000s |
32.720us |
1 |
1 |
100.00
|
| sec_cm_aes_cipher_ctrl_sparse |
2 |
2 |
100.00 |
|
csrng_intr |
5.000s |
111.305us |
1 |
1 |
100.00
|
|
csrng_err |
1.000s |
32.720us |
1 |
1 |
100.00
|
| sec_cm_aes_cipher_fsm_local_esc |
2 |
2 |
100.00 |
|
csrng_intr |
5.000s |
111.305us |
1 |
1 |
100.00
|
|
csrng_err |
1.000s |
32.720us |
1 |
1 |
100.00
|
| sec_cm_aes_cipher_ctr_redun |
3 |
3 |
100.00 |
|
csrng_intr |
5.000s |
111.305us |
1 |
1 |
100.00
|
|
csrng_err |
1.000s |
32.720us |
1 |
1 |
100.00
|
|
csrng_sec_cm |
3.000s |
77.552us |
1 |
1 |
100.00
|
| sec_cm_aes_cipher_data_reg_local_esc |
2 |
2 |
100.00 |
|
csrng_intr |
5.000s |
111.305us |
1 |
1 |
100.00
|
|
csrng_err |
1.000s |
32.720us |
1 |
1 |
100.00
|