| V1 |
|
100.00% |
| V2 |
|
100.00% |
| V2S |
|
100.00% |
| V3 |
|
100.00% |
| Testpoint | Test | Max Runtime | Sim Time | Pass | Total | % |
|---|---|---|---|---|---|---|
| smoke | 1 | 1 | 100.00 | |||
| rom_ctrl_smoke | 4.850s | 180.731us | 1 | 1 | 100.00 | |
| csr_hw_reset | 1 | 1 | 100.00 | |||
| rom_ctrl_csr_hw_reset | 4.250s | 1088.625us | 1 | 1 | 100.00 | |
| csr_rw | 1 | 1 | 100.00 | |||
| rom_ctrl_csr_rw | 3.670s | 430.833us | 1 | 1 | 100.00 | |
| csr_bit_bash | 1 | 1 | 100.00 | |||
| rom_ctrl_csr_bit_bash | 3.920s | 288.909us | 1 | 1 | 100.00 | |
| csr_aliasing | 1 | 1 | 100.00 | |||
| rom_ctrl_csr_aliasing | 3.550s | 129.147us | 1 | 1 | 100.00 | |
| csr_mem_rw_with_rand_reset | 1 | 1 | 100.00 | |||
| rom_ctrl_csr_mem_rw_with_rand_reset | 3.460s | 540.157us | 1 | 1 | 100.00 | |
| regwen_csr_and_corresponding_lockable_csr | 2 | 2 | 100.00 | |||
| rom_ctrl_csr_rw | 3.670s | 430.833us | 1 | 1 | 100.00 | |
| rom_ctrl_csr_aliasing | 3.550s | 129.147us | 1 | 1 | 100.00 | |
| mem_walk | 1 | 1 | 100.00 | |||
| rom_ctrl_mem_walk | 4.450s | 2092.137us | 1 | 1 | 100.00 | |
| mem_partial_access | 1 | 1 | 100.00 | |||
| rom_ctrl_mem_partial_access | 4.880s | 533.757us | 1 | 1 | 100.00 | |
| Testpoint | Test | Max Runtime | Sim Time | Pass | Total | % |
|---|---|---|---|---|---|---|
| max_throughput_chk | 1 | 1 | 100.00 | |||
| rom_ctrl_max_throughput_chk | 3.290s | 725.409us | 1 | 1 | 100.00 | |
| stress_all | 1 | 1 | 100.00 | |||
| rom_ctrl_stress_all | 11.250s | 2345.132us | 1 | 1 | 100.00 | |
| kmac_err_chk | 1 | 1 | 100.00 | |||
| rom_ctrl_kmac_err_chk | 7.420s | 299.182us | 1 | 1 | 100.00 | |
| alert_test | 1 | 1 | 100.00 | |||
| rom_ctrl_alert_test | 3.320s | 123.750us | 1 | 1 | 100.00 | |
| tl_d_oob_addr_access | 1 | 1 | 100.00 | |||
| rom_ctrl_tl_errors | 4.680s | 126.287us | 1 | 1 | 100.00 | |
| tl_d_illegal_access | 1 | 1 | 100.00 | |||
| rom_ctrl_tl_errors | 4.680s | 126.287us | 1 | 1 | 100.00 | |
| tl_d_outstanding_access | 4 | 4 | 100.00 | |||
| rom_ctrl_csr_hw_reset | 4.250s | 1088.625us | 1 | 1 | 100.00 | |
| rom_ctrl_csr_rw | 3.670s | 430.833us | 1 | 1 | 100.00 | |
| rom_ctrl_csr_aliasing | 3.550s | 129.147us | 1 | 1 | 100.00 | |
| rom_ctrl_same_csr_outstanding | 3.640s | 562.401us | 1 | 1 | 100.00 | |
| tl_d_partial_access | 4 | 4 | 100.00 | |||
| rom_ctrl_csr_hw_reset | 4.250s | 1088.625us | 1 | 1 | 100.00 | |
| rom_ctrl_csr_rw | 3.670s | 430.833us | 1 | 1 | 100.00 | |
| rom_ctrl_csr_aliasing | 3.550s | 129.147us | 1 | 1 | 100.00 | |
| rom_ctrl_same_csr_outstanding | 3.640s | 562.401us | 1 | 1 | 100.00 | |
| Testpoint | Test | Max Runtime | Sim Time | Pass | Total | % |
|---|---|---|---|---|---|---|
| corrupt_sig_fatal_chk | 1 | 1 | 100.00 | |||
| rom_ctrl_corrupt_sig_fatal_chk | 81.510s | 12487.391us | 1 | 1 | 100.00 | |
| passthru_mem_tl_intg_err | 1 | 1 | 100.00 | |||
| rom_ctrl_passthru_mem_tl_intg_err | 11.000s | 1462.303us | 1 | 1 | 100.00 | |
| tl_intg_err | 2 | 2 | 100.00 | |||
| rom_ctrl_sec_cm | 102.020s | 667.753us | 1 | 1 | 100.00 | |
| rom_ctrl_tl_intg_err | 40.400s | 980.816us | 1 | 1 | 100.00 | |
| prim_fsm_check | 1 | 1 | 100.00 | |||
| rom_ctrl_sec_cm | 102.020s | 667.753us | 1 | 1 | 100.00 | |
| prim_count_check | 1 | 1 | 100.00 | |||
| rom_ctrl_sec_cm | 102.020s | 667.753us | 1 | 1 | 100.00 | |
| sec_cm_checker_ctr_consistency | 1 | 1 | 100.00 | |||
| rom_ctrl_corrupt_sig_fatal_chk | 81.510s | 12487.391us | 1 | 1 | 100.00 | |
| sec_cm_checker_ctrl_flow_consistency | 1 | 1 | 100.00 | |||
| rom_ctrl_corrupt_sig_fatal_chk | 81.510s | 12487.391us | 1 | 1 | 100.00 | |
| sec_cm_checker_fsm_local_esc | 1 | 1 | 100.00 | |||
| rom_ctrl_corrupt_sig_fatal_chk | 81.510s | 12487.391us | 1 | 1 | 100.00 | |
| sec_cm_compare_ctrl_flow_consistency | 1 | 1 | 100.00 | |||
| rom_ctrl_corrupt_sig_fatal_chk | 81.510s | 12487.391us | 1 | 1 | 100.00 | |
| sec_cm_compare_ctr_consistency | 1 | 1 | 100.00 | |||
| rom_ctrl_corrupt_sig_fatal_chk | 81.510s | 12487.391us | 1 | 1 | 100.00 | |
| sec_cm_compare_ctr_redun | 1 | 1 | 100.00 | |||
| rom_ctrl_sec_cm | 102.020s | 667.753us | 1 | 1 | 100.00 | |
| sec_cm_fsm_sparse | 1 | 1 | 100.00 | |||
| rom_ctrl_sec_cm | 102.020s | 667.753us | 1 | 1 | 100.00 | |
| sec_cm_mem_scramble | 1 | 1 | 100.00 | |||
| rom_ctrl_smoke | 4.850s | 180.731us | 1 | 1 | 100.00 | |
| sec_cm_mem_digest | 1 | 1 | 100.00 | |||
| rom_ctrl_smoke | 4.850s | 180.731us | 1 | 1 | 100.00 | |
| sec_cm_intersig_mubi | 1 | 1 | 100.00 | |||
| rom_ctrl_smoke | 4.850s | 180.731us | 1 | 1 | 100.00 | |
| sec_cm_bus_integrity | 1 | 1 | 100.00 | |||
| rom_ctrl_tl_intg_err | 40.400s | 980.816us | 1 | 1 | 100.00 | |
| sec_cm_bus_local_esc | 2 | 2 | 100.00 | |||
| rom_ctrl_corrupt_sig_fatal_chk | 81.510s | 12487.391us | 1 | 1 | 100.00 | |
| rom_ctrl_kmac_err_chk | 7.420s | 299.182us | 1 | 1 | 100.00 | |
| sec_cm_mux_mubi | 1 | 1 | 100.00 | |||
| rom_ctrl_corrupt_sig_fatal_chk | 81.510s | 12487.391us | 1 | 1 | 100.00 | |
| sec_cm_mux_consistency | 1 | 1 | 100.00 | |||
| rom_ctrl_corrupt_sig_fatal_chk | 81.510s | 12487.391us | 1 | 1 | 100.00 | |
| sec_cm_ctrl_redun | 1 | 1 | 100.00 | |||
| rom_ctrl_corrupt_sig_fatal_chk | 81.510s | 12487.391us | 1 | 1 | 100.00 | |
| sec_cm_ctrl_mem_integrity | 1 | 1 | 100.00 | |||
| rom_ctrl_passthru_mem_tl_intg_err | 11.000s | 1462.303us | 1 | 1 | 100.00 | |
| sec_cm_tlul_fifo_ctr_redun | 1 | 1 | 100.00 | |||
| rom_ctrl_sec_cm | 102.020s | 667.753us | 1 | 1 | 100.00 | |
| Testpoint | Test | Max Runtime | Sim Time | Pass | Total | % |
|---|---|---|---|---|---|---|
| stress_all_with_rand_reset | 1 | 1 | 100.00 | |||
| rom_ctrl_stress_all_with_rand_reset | 82.080s | 13030.305us | 1 | 1 | 100.00 | |