| V1 |
|
100.00% |
| V2 |
|
100.00% |
| V2S |
|
100.00% |
| Testpoint | Test | Max Runtime | Sim Time | Pass | Total | % |
|---|---|---|---|---|---|---|
| smoke | 1 | 1 | 100.00 | |||
| rstmgr_smoke | 1.440s | 203.290us | 1 | 1 | 100.00 | |
| csr_hw_reset | 1 | 1 | 100.00 | |||
| rstmgr_csr_hw_reset | 1.050s | 128.030us | 1 | 1 | 100.00 | |
| csr_rw | 1 | 1 | 100.00 | |||
| rstmgr_csr_rw | 0.770s | 77.742us | 1 | 1 | 100.00 | |
| csr_bit_bash | 1 | 1 | 100.00 | |||
| rstmgr_csr_bit_bash | 8.980s | 2293.252us | 1 | 1 | 100.00 | |
| csr_aliasing | 1 | 1 | 100.00 | |||
| rstmgr_csr_aliasing | 2.490s | 475.998us | 1 | 1 | 100.00 | |
| csr_mem_rw_with_rand_reset | 1 | 1 | 100.00 | |||
| rstmgr_csr_mem_rw_with_rand_reset | 1.850s | 183.610us | 1 | 1 | 100.00 | |
| regwen_csr_and_corresponding_lockable_csr | 2 | 2 | 100.00 | |||
| rstmgr_csr_rw | 0.770s | 77.742us | 1 | 1 | 100.00 | |
| rstmgr_csr_aliasing | 2.490s | 475.998us | 1 | 1 | 100.00 | |
| Testpoint | Test | Max Runtime | Sim Time | Pass | Total | % |
|---|---|---|---|---|---|---|
| reset_stretcher | 1 | 1 | 100.00 | |||
| rstmgr_por_stretcher | 1.020s | 183.069us | 1 | 1 | 100.00 | |
| sw_rst | 1 | 1 | 100.00 | |||
| rstmgr_sw_rst | 1.560s | 142.198us | 1 | 1 | 100.00 | |
| sw_rst_reset_race | 1 | 1 | 100.00 | |||
| rstmgr_sw_rst_reset_race | 1.250s | 101.871us | 1 | 1 | 100.00 | |
| reset_info | 1 | 1 | 100.00 | |||
| rstmgr_reset | 3.250s | 690.027us | 1 | 1 | 100.00 | |
| cpu_info | 1 | 1 | 100.00 | |||
| rstmgr_reset | 3.250s | 690.027us | 1 | 1 | 100.00 | |
| alert_info | 1 | 1 | 100.00 | |||
| rstmgr_reset | 3.250s | 690.027us | 1 | 1 | 100.00 | |
| reset_info_capture | 1 | 1 | 100.00 | |||
| rstmgr_reset | 3.250s | 690.027us | 1 | 1 | 100.00 | |
| stress_all | 1 | 1 | 100.00 | |||
| rstmgr_stress_all | 23.400s | 7444.794us | 1 | 1 | 100.00 | |
| alert_test | 1 | 1 | 100.00 | |||
| rstmgr_alert_test | 0.850s | 86.248us | 1 | 1 | 100.00 | |
| tl_d_oob_addr_access | 1 | 1 | 100.00 | |||
| rstmgr_tl_errors | 1.420s | 191.868us | 1 | 1 | 100.00 | |
| tl_d_illegal_access | 1 | 1 | 100.00 | |||
| rstmgr_tl_errors | 1.420s | 191.868us | 1 | 1 | 100.00 | |
| tl_d_outstanding_access | 4 | 4 | 100.00 | |||
| rstmgr_csr_hw_reset | 1.050s | 128.030us | 1 | 1 | 100.00 | |
| rstmgr_csr_rw | 0.770s | 77.742us | 1 | 1 | 100.00 | |
| rstmgr_csr_aliasing | 2.490s | 475.998us | 1 | 1 | 100.00 | |
| rstmgr_same_csr_outstanding | 1.390s | 121.743us | 1 | 1 | 100.00 | |
| tl_d_partial_access | 4 | 4 | 100.00 | |||
| rstmgr_csr_hw_reset | 1.050s | 128.030us | 1 | 1 | 100.00 | |
| rstmgr_csr_rw | 0.770s | 77.742us | 1 | 1 | 100.00 | |
| rstmgr_csr_aliasing | 2.490s | 475.998us | 1 | 1 | 100.00 | |
| rstmgr_same_csr_outstanding | 1.390s | 121.743us | 1 | 1 | 100.00 | |
| Testpoint | Test | Max Runtime | Sim Time | Pass | Total | % |
|---|---|---|---|---|---|---|
| tl_intg_err | 2 | 2 | 100.00 | |||
| rstmgr_sec_cm | 11.080s | 8685.066us | 1 | 1 | 100.00 | |
| rstmgr_tl_intg_err | 1.900s | 511.661us | 1 | 1 | 100.00 | |
| prim_count_check | 1 | 1 | 100.00 | |||
| rstmgr_sec_cm | 11.080s | 8685.066us | 1 | 1 | 100.00 | |
| prim_fsm_check | 1 | 1 | 100.00 | |||
| rstmgr_sec_cm | 11.080s | 8685.066us | 1 | 1 | 100.00 | |
| sec_cm_bus_integrity | 1 | 1 | 100.00 | |||
| rstmgr_tl_intg_err | 1.900s | 511.661us | 1 | 1 | 100.00 | |
| sec_cm_scan_intersig_mubi | 1 | 1 | 100.00 | |||
| rstmgr_sec_cm_scan_intersig_mubi | 1.460s | 179.875us | 1 | 1 | 100.00 | |
| sec_cm_leaf_rst_bkgn_chk | 1 | 1 | 100.00 | |||
| rstmgr_leaf_rst_cnsty | 4.150s | 1287.876us | 1 | 1 | 100.00 | |
| sec_cm_leaf_rst_shadow | 1 | 1 | 100.00 | |||
| rstmgr_leaf_rst_shadow_attack | 1.360s | 301.914us | 1 | 1 | 100.00 | |
| sec_cm_leaf_fsm_sparse | 1 | 1 | 100.00 | |||
| rstmgr_sec_cm | 11.080s | 8685.066us | 1 | 1 | 100.00 | |
| sec_cm_sw_rst_config_regwen | 1 | 1 | 100.00 | |||
| rstmgr_csr_rw | 0.770s | 77.742us | 1 | 1 | 100.00 | |
| sec_cm_dump_ctrl_config_regwen | 1 | 1 | 100.00 | |||
| rstmgr_csr_rw | 0.770s | 77.742us | 1 | 1 | 100.00 | |
| Test | seed | line | log context |
|---|