Simulation Results: rom_ctrl

 
17/12/2025 17:21:33 sha: 82ca542 json Branch: master Tool: vcs [unknown]
Coverage statistics
  • Total
  • 96.14 %
  • code
  • 97.13 %
  • assert
  • 95.34 %
  • func
  • 95.94 %
  • line
  • 99.46 %
  • branch
  • 98.54 %
  • cond
  • 94.80 %
  • toggle
  • 99.54 %
  • FSM
  • 93.33 %
Validation stages
V1
100.00%
V2
100.00%
V2S
75.00%
V3
100.00%
Testpoint Test Max Runtime Sim Time Pass Total %
smoke 1 1 100.00
rom_ctrl_smoke 4.020s 1082.381us 1 1 100.00
csr_hw_reset 1 1 100.00
rom_ctrl_csr_hw_reset 5.050s 541.413us 1 1 100.00
csr_rw 1 1 100.00
rom_ctrl_csr_rw 4.000s 125.329us 1 1 100.00
csr_bit_bash 1 1 100.00
rom_ctrl_csr_bit_bash 5.020s 170.460us 1 1 100.00
csr_aliasing 1 1 100.00
rom_ctrl_csr_aliasing 3.060s 370.789us 1 1 100.00
csr_mem_rw_with_rand_reset 1 1 100.00
rom_ctrl_csr_mem_rw_with_rand_reset 4.390s 689.587us 1 1 100.00
regwen_csr_and_corresponding_lockable_csr 2 2 100.00
rom_ctrl_csr_rw 4.000s 125.329us 1 1 100.00
rom_ctrl_csr_aliasing 3.060s 370.789us 1 1 100.00
mem_walk 1 1 100.00
rom_ctrl_mem_walk 3.910s 481.231us 1 1 100.00
mem_partial_access 1 1 100.00
rom_ctrl_mem_partial_access 3.040s 792.144us 1 1 100.00
Testpoint Test Max Runtime Sim Time Pass Total %
max_throughput_chk 1 1 100.00
rom_ctrl_max_throughput_chk 4.610s 137.217us 1 1 100.00
stress_all 1 1 100.00
rom_ctrl_stress_all 10.120s 1247.765us 1 1 100.00
kmac_err_chk 1 1 100.00
rom_ctrl_kmac_err_chk 8.370s 923.106us 1 1 100.00
alert_test 1 1 100.00
rom_ctrl_alert_test 3.160s 371.885us 1 1 100.00
tl_d_oob_addr_access 1 1 100.00
rom_ctrl_tl_errors 4.590s 963.859us 1 1 100.00
tl_d_illegal_access 1 1 100.00
rom_ctrl_tl_errors 4.590s 963.859us 1 1 100.00
tl_d_outstanding_access 4 4 100.00
rom_ctrl_csr_hw_reset 5.050s 541.413us 1 1 100.00
rom_ctrl_csr_rw 4.000s 125.329us 1 1 100.00
rom_ctrl_csr_aliasing 3.060s 370.789us 1 1 100.00
rom_ctrl_same_csr_outstanding 3.780s 483.078us 1 1 100.00
tl_d_partial_access 4 4 100.00
rom_ctrl_csr_hw_reset 5.050s 541.413us 1 1 100.00
rom_ctrl_csr_rw 4.000s 125.329us 1 1 100.00
rom_ctrl_csr_aliasing 3.060s 370.789us 1 1 100.00
rom_ctrl_same_csr_outstanding 3.780s 483.078us 1 1 100.00
Testpoint Test Max Runtime Sim Time Pass Total %
corrupt_sig_fatal_chk 1 1 100.00
rom_ctrl_corrupt_sig_fatal_chk 38.580s 3659.883us 1 1 100.00
passthru_mem_tl_intg_err 1 1 100.00
rom_ctrl_passthru_mem_tl_intg_err 16.250s 569.296us 1 1 100.00
tl_intg_err 1 2 50.00
rom_ctrl_sec_cm 195.940s 1253.862us 0 1 0.00
rom_ctrl_tl_intg_err 24.010s 228.852us 1 1 100.00
prim_fsm_check 0 1 0.00
rom_ctrl_sec_cm 195.940s 1253.862us 0 1 0.00
prim_count_check 0 1 0.00
rom_ctrl_sec_cm 195.940s 1253.862us 0 1 0.00
sec_cm_checker_ctr_consistency 1 1 100.00
rom_ctrl_corrupt_sig_fatal_chk 38.580s 3659.883us 1 1 100.00
sec_cm_checker_ctrl_flow_consistency 1 1 100.00
rom_ctrl_corrupt_sig_fatal_chk 38.580s 3659.883us 1 1 100.00
sec_cm_checker_fsm_local_esc 1 1 100.00
rom_ctrl_corrupt_sig_fatal_chk 38.580s 3659.883us 1 1 100.00
sec_cm_compare_ctrl_flow_consistency 1 1 100.00
rom_ctrl_corrupt_sig_fatal_chk 38.580s 3659.883us 1 1 100.00
sec_cm_compare_ctr_consistency 1 1 100.00
rom_ctrl_corrupt_sig_fatal_chk 38.580s 3659.883us 1 1 100.00
sec_cm_compare_ctr_redun 0 1 0.00
rom_ctrl_sec_cm 195.940s 1253.862us 0 1 0.00
sec_cm_fsm_sparse 0 1 0.00
rom_ctrl_sec_cm 195.940s 1253.862us 0 1 0.00
sec_cm_mem_scramble 1 1 100.00
rom_ctrl_smoke 4.020s 1082.381us 1 1 100.00
sec_cm_mem_digest 1 1 100.00
rom_ctrl_smoke 4.020s 1082.381us 1 1 100.00
sec_cm_intersig_mubi 1 1 100.00
rom_ctrl_smoke 4.020s 1082.381us 1 1 100.00
sec_cm_bus_integrity 1 1 100.00
rom_ctrl_tl_intg_err 24.010s 228.852us 1 1 100.00
sec_cm_bus_local_esc 2 2 100.00
rom_ctrl_corrupt_sig_fatal_chk 38.580s 3659.883us 1 1 100.00
rom_ctrl_kmac_err_chk 8.370s 923.106us 1 1 100.00
sec_cm_mux_mubi 1 1 100.00
rom_ctrl_corrupt_sig_fatal_chk 38.580s 3659.883us 1 1 100.00
sec_cm_mux_consistency 1 1 100.00
rom_ctrl_corrupt_sig_fatal_chk 38.580s 3659.883us 1 1 100.00
sec_cm_ctrl_redun 1 1 100.00
rom_ctrl_corrupt_sig_fatal_chk 38.580s 3659.883us 1 1 100.00
sec_cm_ctrl_mem_integrity 1 1 100.00
rom_ctrl_passthru_mem_tl_intg_err 16.250s 569.296us 1 1 100.00
sec_cm_tlul_fifo_ctr_redun 0 1 0.00
rom_ctrl_sec_cm 195.940s 1253.862us 0 1 0.00
Testpoint Test Max Runtime Sim Time Pass Total %
stress_all_with_rand_reset 1 1 100.00
rom_ctrl_stress_all_with_rand_reset 126.010s 1881.093us 1 1 100.00

Error Messages

   Test seed line log context
Offending '(d2h.d_opcode === (((curr_fwd ? curr_req.opcode : pend_req[d2h.d_source].opcode) == Get) ? AccessAckData : AccessAck))'
rom_ctrl_sec_cm 79412268693728075772751302863365360715703308002877746508293117617703889370575 247
Offending '(d2h.d_opcode === (((curr_fwd ? curr_req.opcode : pend_req[d2h.d_source].opcode) == Get) ? AccessAckData : AccessAck))'
"src/lowrisc_tlul_common_0.1/rtl/tlul_assert.sv", 292: tb.dut.rom_tlul_assert_device.gen_device.gen_d2h.respSzEqReqSz_A: started at 42245370ps failed at 42245370ps
Offending '(d2h.d_size === (curr_fwd ? curr_req.size : pend_req[d2h.d_source].size))'
"src/lowrisc_tlul_common_0.1/rtl/tlul_assert.sv", 293: tb.dut.rom_tlul_assert_device.gen_device.gen_d2h.respMustHaveReq_A: started at 42245370ps failed at 42245370ps
Offending '(curr_fwd | pend_req[d2h.d_source].pend)'