2144e83| Stage | Name | Tests | Max Job Runtime | Simulated Time | Passing | Total | Pass Rate |
|---|---|---|---|---|---|---|---|
| V1 | smoke | spi_host_smoke | 1.983m | 9.334ms | 49 | 50 | 98.00 |
| V1 | csr_hw_reset | spi_host_csr_hw_reset | 3.000s | 55.846us | 5 | 5 | 100.00 |
| V1 | csr_rw | spi_host_csr_rw | 3.000s | 18.954us | 20 | 20 | 100.00 |
| V1 | csr_bit_bash | spi_host_csr_bit_bash | 5.000s | 1.253ms | 5 | 5 | 100.00 |
| V1 | csr_aliasing | spi_host_csr_aliasing | 3.000s | 22.198us | 5 | 5 | 100.00 |
| V1 | csr_mem_rw_with_rand_reset | spi_host_csr_mem_rw_with_rand_reset | 4.000s | 53.467us | 20 | 20 | 100.00 |
| V1 | regwen_csr_and_corresponding_lockable_csr | spi_host_csr_rw | 3.000s | 18.954us | 20 | 20 | 100.00 |
| spi_host_csr_aliasing | 3.000s | 22.198us | 5 | 5 | 100.00 | ||
| V1 | mem_walk | spi_host_mem_walk | 3.000s | 14.341us | 5 | 5 | 100.00 |
| V1 | mem_partial_access | spi_host_mem_partial_access | 3.000s | 58.246us | 5 | 5 | 100.00 |
| V1 | TOTAL | 114 | 115 | 99.13 | |||
| V2 | performance | spi_host_performance | 8.000s | 21.368us | 50 | 50 | 100.00 |
| V2 | error_event_intr | spi_host_overflow_underflow | 43.000s | 4.831ms | 50 | 50 | 100.00 |
| spi_host_error_cmd | 4.000s | 23.311us | 50 | 50 | 100.00 | ||
| spi_host_event | 18.200m | 26.924ms | 50 | 50 | 100.00 | ||
| V2 | clock_rate | spi_host_speed | 11.000s | 177.849us | 50 | 50 | 100.00 |
| V2 | speed | spi_host_speed | 11.000s | 177.849us | 50 | 50 | 100.00 |
| V2 | chip_select_timing | spi_host_speed | 11.000s | 177.849us | 50 | 50 | 100.00 |
| V2 | sw_reset | spi_host_sw_reset | 2.500m | 7.726ms | 50 | 50 | 100.00 |
| V2 | passthrough_mode | spi_host_passthrough_mode | 4.000s | 113.179us | 50 | 50 | 100.00 |
| V2 | cpol_cpha | spi_host_speed | 11.000s | 177.849us | 50 | 50 | 100.00 |
| V2 | full_cycle | spi_host_speed | 11.000s | 177.849us | 50 | 50 | 100.00 |
| V2 | duplex | spi_host_smoke | 1.983m | 9.334ms | 49 | 50 | 98.00 |
| V2 | tx_rx_only | spi_host_smoke | 1.983m | 9.334ms | 49 | 50 | 98.00 |
| V2 | stress_all | spi_host_stress_all | 2.100m | 6.946ms | 50 | 50 | 100.00 |
| V2 | spien | spi_host_spien | 2.050m | 2.785ms | 50 | 50 | 100.00 |
| V2 | stall | spi_host_status_stall | 30.783m | 101.123ms | 49 | 50 | 98.00 |
| V2 | Idlecsbactive | spi_host_idlecsbactive | 43.000s | 16.704ms | 50 | 50 | 100.00 |
| V2 | data_fifo_status | spi_host_overflow_underflow | 43.000s | 4.831ms | 50 | 50 | 100.00 |
| V2 | alert_test | spi_host_alert_test | 4.000s | 23.591us | 50 | 50 | 100.00 |
| V2 | intr_test | spi_host_intr_test | 3.000s | 22.186us | 50 | 50 | 100.00 |
| V2 | tl_d_oob_addr_access | spi_host_tl_errors | 5.000s | 85.582us | 20 | 20 | 100.00 |
| V2 | tl_d_illegal_access | spi_host_tl_errors | 5.000s | 85.582us | 20 | 20 | 100.00 |
| V2 | tl_d_outstanding_access | spi_host_csr_hw_reset | 3.000s | 55.846us | 5 | 5 | 100.00 |
| spi_host_csr_rw | 3.000s | 18.954us | 20 | 20 | 100.00 | ||
| spi_host_csr_aliasing | 3.000s | 22.198us | 5 | 5 | 100.00 | ||
| spi_host_same_csr_outstanding | 3.000s | 65.545us | 20 | 20 | 100.00 | ||
| V2 | tl_d_partial_access | spi_host_csr_hw_reset | 3.000s | 55.846us | 5 | 5 | 100.00 |
| spi_host_csr_rw | 3.000s | 18.954us | 20 | 20 | 100.00 | ||
| spi_host_csr_aliasing | 3.000s | 22.198us | 5 | 5 | 100.00 | ||
| spi_host_same_csr_outstanding | 3.000s | 65.545us | 20 | 20 | 100.00 | ||
| V2 | TOTAL | 689 | 690 | 99.86 | |||
| V2S | tl_intg_err | spi_host_tl_intg_err | 4.000s | 457.907us | 20 | 20 | 100.00 |
| spi_host_sec_cm | 4.000s | 41.299us | 5 | 5 | 100.00 | ||
| V2S | sec_cm_bus_integrity | spi_host_tl_intg_err | 4.000s | 457.907us | 20 | 20 | 100.00 |
| V2S | TOTAL | 25 | 25 | 100.00 | |||
| Unmapped tests | spi_host_upper_range_clkdiv | 13.733m | 52.336ms | 9 | 10 | 90.00 | |
| TOTAL | 837 | 840 | 99.64 |
UVM_FATAL (uvm_phase.svh:1521) [PH_TIMEOUT] Explicit timeout of * ps hit, indicating a probable testbench issue has 1 failures:
3.spi_host_upper_range_clkdiv.11539431469942267607788221377360594651032842810972684360314344882737835496714
Line 141, in log /nightly/current_run/scratch/master/spi_host-sim-xcelium/3.spi_host_upper_range_clkdiv/latest/run.log
UVM_FATAL @ 200000000000 ps: (uvm_phase.svh:1521) [PH_TIMEOUT] Explicit timeout of 200000000000 ps hit, indicating a probable testbench issue
UVM_INFO @ 200000000000 ps: (uvm_report_catcher.svh:705) [UVM/REPORT/CATCHER]
--- UVM Report catcher Summary ---
UVM_FATAL (spi_host_base_vseq.sv:237) virtual_sequencer [spi_host_env_pkg::spi_host_base_vseq.stoppable_timeout()] timeout = *ns spi_host_reg_block.status.active (addr=*, Comparison=CompareOpEq, exp_data=*, call_count=* has 1 failures:
20.spi_host_smoke.65568404107817785497710506806038960814645976290161607394029915674309642613474
Line 212, in log /nightly/current_run/scratch/master/spi_host-sim-xcelium/20.spi_host_smoke/latest/run.log
UVM_FATAL @ 22908465757 ps: (spi_host_base_vseq.sv:237) uvm_test_top.env.virtual_sequencer [spi_host_env_pkg::spi_host_base_vseq.stoppable_timeout()] timeout = 15000000ns spi_host_reg_block.status.active (addr=0xf3d52e94, Comparison=CompareOpEq, exp_data=0x0, call_count=29
UVM_INFO @ 22908465757 ps: (uvm_report_catcher.svh:705) [UVM/REPORT/CATCHER]
--- UVM Report catcher Summary ---
xmsim: *E,ASRTST (/nightly/current_run/scratch/master/spi_host-sim-xcelium/default/fusesoc-work/src/lowrisc_dv_spi_host_sva_*/spi_host_data_stable_sva.sv,104): Assertion NEGEDGE_SAME_VALUE_CHECK_P has failed has 1 failures:
26.spi_host_status_stall.4306833560160234929386940328856929139441399178231269972199655915574643459261
Line 683, in log /nightly/current_run/scratch/master/spi_host-sim-xcelium/26.spi_host_status_stall/latest/run.log
xmsim: *E,ASRTST (/nightly/current_run/scratch/master/spi_host-sim-xcelium/default/fusesoc-work/src/lowrisc_dv_spi_host_sva_0.1/spi_host_data_stable_sva.sv,104): (time 1082792400 PS) Assertion tb.dut.spi_host_data_stable_assert.u_sva_cio_sd_i_whole_cycle_data_stable_check.g_signal_stable_sva[1].NEGEDGE_SAME_VALUE_CHECK_P has failed
UVM_ERROR @ 1082792400 ps: [NEGEDGE_SAME_VALUE_CHECK_P] tb.dut.spi_host_data_stable_assert.u_sva_cio_sd_i_whole_cycle_data_stable_check.g_signal_stable_sva[1]: [i=1] - ASSERTION FAILED pos_value (0x0) != neg_value (0x0) - time=1082792000 ps
UVM_INFO @ 1082792400 ps: (uvm_report_catcher.svh:705) [UVM/REPORT/CATCHER]
--- UVM Report catcher Summary ---
Job returned non-zero exit code has 1 failures:
cov_merge
Log /nightly/current_run/scratch/master/spi_host-sim-xcelium/cov_merge/merged/cov_merge.log
[Executing]:
make -f /nightly/current_run/opentitan/hw/dv/tools/dvsim/sim.mk cov_merge cov_merge_cmd=imc cov_merge_opts='-64bit -licqueue -exec /nightly/current_run/opentitan/hw/dv/tools/xcelium/cov_merge.tcl'
[make]: cov_merge
imc -64bit -licqueue -exec /nightly/current_run/opentitan/hw/dv/tools/xcelium/cov_merge.tcl
*I,imc.tool.cov.version.diff: "There is a difference between the IMC tool version 22.09 and the coverage version 21.09-s006"
Error: Cannot invoke "jdk.internal.platform.CgroupInfo.getMountPoint()" because "<parameter1>" is null
Created log file /nightly/current_run/opentitan/startup.log
make: *** [/nightly/current_run/opentitan/hw/dv/tools/dvsim/sim.mk:231: cov_merge] Error 1
Job killed most likely because its dependent job failed. has 1 failures: