AES/MASKED Simulation Results

Monday September 15 2025 00:04:07 UTC

GitHub Revision: c127aed

Branch: master

Testplan

Simulator: XCELIUM

Test Results

Stage Name Tests Max Job Runtime Simulated Time Passing Total Pass Rate
V1 wake_up aes_wake_up 4.000s 89.303us 1 1 100.00
V1 smoke aes_smoke 7.000s 376.001us 1 1 100.00
V1 csr_hw_reset aes_csr_hw_reset 4.000s 109.597us 1 1 100.00
V1 csr_rw aes_csr_rw 4.000s 60.209us 1 1 100.00
V1 csr_bit_bash aes_csr_bit_bash 7.000s 119.964us 1 1 100.00
V1 csr_aliasing aes_csr_aliasing 9.000s 1.886ms 1 1 100.00
V1 csr_mem_rw_with_rand_reset aes_csr_mem_rw_with_rand_reset 4.000s 88.447us 1 1 100.00
V1 regwen_csr_and_corresponding_lockable_csr aes_csr_rw 4.000s 60.209us 1 1 100.00
aes_csr_aliasing 9.000s 1.886ms 1 1 100.00
V1 TOTAL 7 7 100.00
V2 algorithm aes_smoke 7.000s 376.001us 1 1 100.00
aes_config_error 4.000s 104.568us 1 1 100.00
aes_stress 4.000s 107.818us 1 1 100.00
V2 key_length aes_smoke 7.000s 376.001us 1 1 100.00
aes_config_error 4.000s 104.568us 1 1 100.00
aes_stress 4.000s 107.818us 1 1 100.00
V2 back2back aes_stress 4.000s 107.818us 1 1 100.00
aes_b2b 22.000s 638.369us 1 1 100.00
V2 backpressure aes_stress 4.000s 107.818us 1 1 100.00
V2 multi_message aes_smoke 7.000s 376.001us 1 1 100.00
aes_config_error 4.000s 104.568us 1 1 100.00
aes_stress 4.000s 107.818us 1 1 100.00
aes_alert_reset 6.000s 124.601us 1 1 100.00
V2 failure_test aes_man_cfg_err 4.000s 135.451us 1 1 100.00
aes_config_error 4.000s 104.568us 1 1 100.00
aes_alert_reset 6.000s 124.601us 1 1 100.00
V2 trigger_clear_test aes_clear 6.000s 225.913us 1 1 100.00
V2 nist_test_vectors aes_nist_vectors 13.000s 351.966us 1 1 100.00
V2 reset_recovery aes_alert_reset 6.000s 124.601us 1 1 100.00
V2 stress aes_stress 4.000s 107.818us 1 1 100.00
V2 sideload aes_stress 4.000s 107.818us 1 1 100.00
aes_sideload 6.000s 185.673us 1 1 100.00
V2 deinitialization aes_deinit 6.000s 75.800us 1 1 100.00
V2 stress_all aes_stress_all 1.100m 9.150ms 1 1 100.00
V2 alert_test aes_alert_test 4.000s 71.730us 1 1 100.00
V2 tl_d_oob_addr_access aes_tl_errors 5.000s 133.520us 1 1 100.00
V2 tl_d_illegal_access aes_tl_errors 5.000s 133.520us 1 1 100.00
V2 tl_d_outstanding_access aes_csr_hw_reset 4.000s 109.597us 1 1 100.00
aes_csr_rw 4.000s 60.209us 1 1 100.00
aes_csr_aliasing 9.000s 1.886ms 1 1 100.00
aes_same_csr_outstanding 4.000s 83.365us 1 1 100.00
V2 tl_d_partial_access aes_csr_hw_reset 4.000s 109.597us 1 1 100.00
aes_csr_rw 4.000s 60.209us 1 1 100.00
aes_csr_aliasing 9.000s 1.886ms 1 1 100.00
aes_same_csr_outstanding 4.000s 83.365us 1 1 100.00
V2 TOTAL 13 13 100.00
V2S reseeding aes_reseed 8.000s 121.814us 1 1 100.00
V2S fault_inject aes_fi 5.000s 93.292us 1 1 100.00
aes_control_fi 4.000s 49.224us 1 1 100.00
aes_cipher_fi 3.000s 118.091us 1 1 100.00
V2S shadow_reg_update_error aes_shadow_reg_errors 4.000s 148.415us 1 1 100.00
V2S shadow_reg_read_clear_staged_value aes_shadow_reg_errors 4.000s 148.415us 1 1 100.00
V2S shadow_reg_storage_error aes_shadow_reg_errors 4.000s 148.415us 1 1 100.00
V2S shadowed_reset_glitch aes_shadow_reg_errors 4.000s 148.415us 1 1 100.00
V2S shadow_reg_update_error_with_csr_rw aes_shadow_reg_errors_with_csr_rw 6.000s 146.334us 1 1 100.00
V2S tl_intg_err aes_sec_cm 7.000s 472.980us 1 1 100.00
aes_tl_intg_err 4.000s 228.139us 1 1 100.00
V2S sec_cm_bus_integrity aes_tl_intg_err 4.000s 228.139us 1 1 100.00
V2S sec_cm_lc_escalate_en_intersig_mubi aes_alert_reset 6.000s 124.601us 1 1 100.00
V2S sec_cm_main_config_shadow aes_shadow_reg_errors 4.000s 148.415us 1 1 100.00
V2S sec_cm_main_config_sparse aes_smoke 7.000s 376.001us 1 1 100.00
aes_stress 4.000s 107.818us 1 1 100.00
aes_alert_reset 6.000s 124.601us 1 1 100.00
aes_core_fi 6.000s 153.238us 1 1 100.00
V2S sec_cm_aux_config_shadow aes_shadow_reg_errors 4.000s 148.415us 1 1 100.00
V2S sec_cm_aux_config_regwen aes_readability 4.000s 70.689us 1 1 100.00
aes_stress 4.000s 107.818us 1 1 100.00
V2S sec_cm_key_sideload aes_stress 4.000s 107.818us 1 1 100.00
aes_sideload 6.000s 185.673us 1 1 100.00
V2S sec_cm_key_sw_unreadable aes_readability 4.000s 70.689us 1 1 100.00
V2S sec_cm_data_reg_sw_unreadable aes_readability 4.000s 70.689us 1 1 100.00
V2S sec_cm_key_sec_wipe aes_readability 4.000s 70.689us 1 1 100.00
V2S sec_cm_iv_config_sec_wipe aes_readability 4.000s 70.689us 1 1 100.00
V2S sec_cm_data_reg_sec_wipe aes_readability 4.000s 70.689us 1 1 100.00
V2S sec_cm_data_reg_key_sca aes_stress 4.000s 107.818us 1 1 100.00
V2S sec_cm_key_masking aes_stress 4.000s 107.818us 1 1 100.00
V2S sec_cm_main_fsm_sparse aes_fi 5.000s 93.292us 1 1 100.00
V2S sec_cm_main_fsm_redun aes_fi 5.000s 93.292us 1 1 100.00
aes_control_fi 4.000s 49.224us 1 1 100.00
aes_cipher_fi 3.000s 118.091us 1 1 100.00
aes_ctr_fi 4.000s 71.952us 1 1 100.00
V2S sec_cm_cipher_fsm_sparse aes_fi 5.000s 93.292us 1 1 100.00
V2S sec_cm_cipher_fsm_redun aes_fi 5.000s 93.292us 1 1 100.00
aes_control_fi 4.000s 49.224us 1 1 100.00
aes_cipher_fi 3.000s 118.091us 1 1 100.00
V2S sec_cm_cipher_ctr_redun aes_cipher_fi 3.000s 118.091us 1 1 100.00
V2S sec_cm_ctr_fsm_sparse aes_fi 5.000s 93.292us 1 1 100.00
V2S sec_cm_ctr_fsm_redun aes_fi 5.000s 93.292us 1 1 100.00
aes_control_fi 4.000s 49.224us 1 1 100.00
aes_ctr_fi 4.000s 71.952us 1 1 100.00
V2S sec_cm_ctrl_sparse aes_fi 5.000s 93.292us 1 1 100.00
aes_control_fi 4.000s 49.224us 1 1 100.00
aes_cipher_fi 3.000s 118.091us 1 1 100.00
aes_ctr_fi 4.000s 71.952us 1 1 100.00
V2S sec_cm_main_fsm_global_esc aes_alert_reset 6.000s 124.601us 1 1 100.00
V2S sec_cm_main_fsm_local_esc aes_fi 5.000s 93.292us 1 1 100.00
aes_control_fi 4.000s 49.224us 1 1 100.00
aes_cipher_fi 3.000s 118.091us 1 1 100.00
aes_ctr_fi 4.000s 71.952us 1 1 100.00
V2S sec_cm_cipher_fsm_local_esc aes_fi 5.000s 93.292us 1 1 100.00
aes_control_fi 4.000s 49.224us 1 1 100.00
aes_cipher_fi 3.000s 118.091us 1 1 100.00
aes_ctr_fi 4.000s 71.952us 1 1 100.00
V2S sec_cm_ctr_fsm_local_esc aes_fi 5.000s 93.292us 1 1 100.00
aes_control_fi 4.000s 49.224us 1 1 100.00
aes_ctr_fi 4.000s 71.952us 1 1 100.00
V2S sec_cm_data_reg_local_esc aes_fi 5.000s 93.292us 1 1 100.00
aes_control_fi 4.000s 49.224us 1 1 100.00
aes_cipher_fi 3.000s 118.091us 1 1 100.00
V2S TOTAL 11 11 100.00
V3 stress_all_with_rand_reset aes_stress_all_with_rand_reset 4.000s 63.952us 0 1 0.00
V3 TOTAL 0 1 0.00
TOTAL 31 32 96.88

Failure Buckets