| V1 |
smoke |
rom_ctrl_smoke |
9.870s |
300.255us |
2 |
2 |
100.00 |
| V1 |
csr_hw_reset |
rom_ctrl_csr_hw_reset |
18.480s |
3.978ms |
5 |
5 |
100.00 |
| V1 |
csr_rw |
rom_ctrl_csr_rw |
10.970s |
838.421us |
20 |
20 |
100.00 |
| V1 |
csr_bit_bash |
rom_ctrl_csr_bit_bash |
10.150s |
387.268us |
5 |
5 |
100.00 |
| V1 |
csr_aliasing |
rom_ctrl_csr_aliasing |
10.020s |
216.892us |
5 |
5 |
100.00 |
| V1 |
csr_mem_rw_with_rand_reset |
rom_ctrl_csr_mem_rw_with_rand_reset |
12.670s |
1.040ms |
20 |
20 |
100.00 |
| V1 |
regwen_csr_and_corresponding_lockable_csr |
rom_ctrl_csr_rw |
10.970s |
838.421us |
20 |
20 |
100.00 |
|
|
rom_ctrl_csr_aliasing |
10.020s |
216.892us |
5 |
5 |
100.00 |
| V1 |
mem_walk |
rom_ctrl_mem_walk |
9.640s |
2.293ms |
5 |
5 |
100.00 |
| V1 |
mem_partial_access |
rom_ctrl_mem_partial_access |
9.870s |
406.682us |
5 |
5 |
100.00 |
| V1 |
|
TOTAL |
|
|
67 |
67 |
100.00 |
| V2 |
max_throughput_chk |
rom_ctrl_max_throughput_chk |
13.610s |
311.839us |
2 |
2 |
100.00 |
| V2 |
stress_all |
rom_ctrl_stress_all |
44.240s |
16.732ms |
20 |
20 |
100.00 |
| V2 |
kmac_err_chk |
rom_ctrl_kmac_err_chk |
18.370s |
440.232us |
2 |
2 |
100.00 |
| V2 |
alert_test |
rom_ctrl_alert_test |
12.060s |
293.493us |
50 |
50 |
100.00 |
| V2 |
tl_d_oob_addr_access |
rom_ctrl_tl_errors |
17.060s |
545.202us |
20 |
20 |
100.00 |
| V2 |
tl_d_illegal_access |
rom_ctrl_tl_errors |
17.060s |
545.202us |
20 |
20 |
100.00 |
| V2 |
tl_d_outstanding_access |
rom_ctrl_csr_hw_reset |
18.480s |
3.978ms |
5 |
5 |
100.00 |
|
|
rom_ctrl_csr_rw |
10.970s |
838.421us |
20 |
20 |
100.00 |
|
|
rom_ctrl_csr_aliasing |
10.020s |
216.892us |
5 |
5 |
100.00 |
|
|
rom_ctrl_same_csr_outstanding |
12.140s |
6.688ms |
20 |
20 |
100.00 |
| V2 |
tl_d_partial_access |
rom_ctrl_csr_hw_reset |
18.480s |
3.978ms |
5 |
5 |
100.00 |
|
|
rom_ctrl_csr_rw |
10.970s |
838.421us |
20 |
20 |
100.00 |
|
|
rom_ctrl_csr_aliasing |
10.020s |
216.892us |
5 |
5 |
100.00 |
|
|
rom_ctrl_same_csr_outstanding |
12.140s |
6.688ms |
20 |
20 |
100.00 |
| V2 |
|
TOTAL |
|
|
114 |
114 |
100.00 |
| V2S |
corrupt_sig_fatal_chk |
rom_ctrl_corrupt_sig_fatal_chk |
5.164m |
8.947ms |
20 |
20 |
100.00 |
| V2S |
passthru_mem_tl_intg_err |
rom_ctrl_passthru_mem_tl_intg_err |
50.490s |
6.112ms |
20 |
20 |
100.00 |
| V2S |
tl_intg_err |
rom_ctrl_sec_cm |
6.220m |
2.212ms |
5 |
5 |
100.00 |
|
|
rom_ctrl_tl_intg_err |
1.602m |
485.857us |
20 |
20 |
100.00 |
| V2S |
prim_fsm_check |
rom_ctrl_sec_cm |
6.220m |
2.212ms |
5 |
5 |
100.00 |
| V2S |
prim_count_check |
rom_ctrl_sec_cm |
6.220m |
2.212ms |
5 |
5 |
100.00 |
| V2S |
sec_cm_checker_ctr_consistency |
rom_ctrl_corrupt_sig_fatal_chk |
5.164m |
8.947ms |
20 |
20 |
100.00 |
| V2S |
sec_cm_checker_ctrl_flow_consistency |
rom_ctrl_corrupt_sig_fatal_chk |
5.164m |
8.947ms |
20 |
20 |
100.00 |
| V2S |
sec_cm_checker_fsm_local_esc |
rom_ctrl_corrupt_sig_fatal_chk |
5.164m |
8.947ms |
20 |
20 |
100.00 |
| V2S |
sec_cm_compare_ctrl_flow_consistency |
rom_ctrl_corrupt_sig_fatal_chk |
5.164m |
8.947ms |
20 |
20 |
100.00 |
| V2S |
sec_cm_compare_ctr_consistency |
rom_ctrl_corrupt_sig_fatal_chk |
5.164m |
8.947ms |
20 |
20 |
100.00 |
| V2S |
sec_cm_compare_ctr_redun |
rom_ctrl_sec_cm |
6.220m |
2.212ms |
5 |
5 |
100.00 |
| V2S |
sec_cm_fsm_sparse |
rom_ctrl_sec_cm |
6.220m |
2.212ms |
5 |
5 |
100.00 |
| V2S |
sec_cm_mem_scramble |
rom_ctrl_smoke |
9.870s |
300.255us |
2 |
2 |
100.00 |
| V2S |
sec_cm_mem_digest |
rom_ctrl_smoke |
9.870s |
300.255us |
2 |
2 |
100.00 |
| V2S |
sec_cm_intersig_mubi |
rom_ctrl_smoke |
9.870s |
300.255us |
2 |
2 |
100.00 |
| V2S |
sec_cm_bus_integrity |
rom_ctrl_tl_intg_err |
1.602m |
485.857us |
20 |
20 |
100.00 |
| V2S |
sec_cm_bus_local_esc |
rom_ctrl_corrupt_sig_fatal_chk |
5.164m |
8.947ms |
20 |
20 |
100.00 |
|
|
rom_ctrl_kmac_err_chk |
18.370s |
440.232us |
2 |
2 |
100.00 |
| V2S |
sec_cm_mux_mubi |
rom_ctrl_corrupt_sig_fatal_chk |
5.164m |
8.947ms |
20 |
20 |
100.00 |
| V2S |
sec_cm_mux_consistency |
rom_ctrl_corrupt_sig_fatal_chk |
5.164m |
8.947ms |
20 |
20 |
100.00 |
| V2S |
sec_cm_ctrl_redun |
rom_ctrl_corrupt_sig_fatal_chk |
5.164m |
8.947ms |
20 |
20 |
100.00 |
| V2S |
sec_cm_ctrl_mem_integrity |
rom_ctrl_passthru_mem_tl_intg_err |
50.490s |
6.112ms |
20 |
20 |
100.00 |
| V2S |
sec_cm_tlul_fifo_ctr_redun |
rom_ctrl_sec_cm |
6.220m |
2.212ms |
5 |
5 |
100.00 |
| V2S |
|
TOTAL |
|
|
65 |
65 |
100.00 |
| V3 |
stress_all_with_rand_reset |
rom_ctrl_stress_all_with_rand_reset |
4.212m |
3.167ms |
20 |
20 |
100.00 |
| V3 |
|
TOTAL |
|
|
20 |
20 |
100.00 |
|
|
TOTAL |
|
|
266 |
266 |
100.00 |