ROM_CTRL/64KB Simulation Results

Friday May 30 2025 17:37:41 UTC

GitHub Revision: 53e8d55

Branch: master

Testplan

Simulator: VCS

Test Results

Stage Name Tests Max Job Runtime Simulated Time Passing Total Pass Rate
V1 smoke rom_ctrl_smoke 9.240s 447.063us 2 2 100.00
V1 csr_hw_reset rom_ctrl_csr_hw_reset 18.840s 302.517us 5 5 100.00
V1 csr_rw rom_ctrl_csr_rw 13.400s 3.991ms 20 20 100.00
V1 csr_bit_bash rom_ctrl_csr_bit_bash 16.680s 1.045ms 5 5 100.00
V1 csr_aliasing rom_ctrl_csr_aliasing 10.140s 214.209us 5 5 100.00
V1 csr_mem_rw_with_rand_reset rom_ctrl_csr_mem_rw_with_rand_reset 14.560s 325.878us 20 20 100.00
V1 regwen_csr_and_corresponding_lockable_csr rom_ctrl_csr_rw 13.400s 3.991ms 20 20 100.00
rom_ctrl_csr_aliasing 10.140s 214.209us 5 5 100.00
V1 mem_walk rom_ctrl_mem_walk 10.490s 209.444us 5 5 100.00
V1 mem_partial_access rom_ctrl_mem_partial_access 10.690s 1.028ms 5 5 100.00
V1 TOTAL 67 67 100.00
V2 max_throughput_chk rom_ctrl_max_throughput_chk 9.710s 2.599ms 2 2 100.00
V2 stress_all rom_ctrl_stress_all 54.570s 15.852ms 20 20 100.00
V2 kmac_err_chk rom_ctrl_kmac_err_chk 25.930s 555.660us 2 2 100.00
V2 alert_test rom_ctrl_alert_test 17.490s 1.043ms 50 50 100.00
V2 tl_d_oob_addr_access rom_ctrl_tl_errors 17.100s 294.727us 20 20 100.00
V2 tl_d_illegal_access rom_ctrl_tl_errors 17.100s 294.727us 20 20 100.00
V2 tl_d_outstanding_access rom_ctrl_csr_hw_reset 18.840s 302.517us 5 5 100.00
rom_ctrl_csr_rw 13.400s 3.991ms 20 20 100.00
rom_ctrl_csr_aliasing 10.140s 214.209us 5 5 100.00
rom_ctrl_same_csr_outstanding 15.840s 305.949us 20 20 100.00
V2 tl_d_partial_access rom_ctrl_csr_hw_reset 18.840s 302.517us 5 5 100.00
rom_ctrl_csr_rw 13.400s 3.991ms 20 20 100.00
rom_ctrl_csr_aliasing 10.140s 214.209us 5 5 100.00
rom_ctrl_same_csr_outstanding 15.840s 305.949us 20 20 100.00
V2 TOTAL 114 114 100.00
V2S corrupt_sig_fatal_chk rom_ctrl_corrupt_sig_fatal_chk 3.810m 6.620ms 20 20 100.00
V2S passthru_mem_tl_intg_err rom_ctrl_passthru_mem_tl_intg_err 1.025m 21.724ms 20 20 100.00
V2S tl_intg_err rom_ctrl_sec_cm 6.700m 974.108us 5 5 100.00
rom_ctrl_tl_intg_err 1.797m 2.014ms 20 20 100.00
V2S prim_fsm_check rom_ctrl_sec_cm 6.700m 974.108us 5 5 100.00
V2S prim_count_check rom_ctrl_sec_cm 6.700m 974.108us 5 5 100.00
V2S sec_cm_checker_ctr_consistency rom_ctrl_corrupt_sig_fatal_chk 3.810m 6.620ms 20 20 100.00
V2S sec_cm_checker_ctrl_flow_consistency rom_ctrl_corrupt_sig_fatal_chk 3.810m 6.620ms 20 20 100.00
V2S sec_cm_checker_fsm_local_esc rom_ctrl_corrupt_sig_fatal_chk 3.810m 6.620ms 20 20 100.00
V2S sec_cm_compare_ctrl_flow_consistency rom_ctrl_corrupt_sig_fatal_chk 3.810m 6.620ms 20 20 100.00
V2S sec_cm_compare_ctr_consistency rom_ctrl_corrupt_sig_fatal_chk 3.810m 6.620ms 20 20 100.00
V2S sec_cm_compare_ctr_redun rom_ctrl_sec_cm 6.700m 974.108us 5 5 100.00
V2S sec_cm_fsm_sparse rom_ctrl_sec_cm 6.700m 974.108us 5 5 100.00
V2S sec_cm_mem_scramble rom_ctrl_smoke 9.240s 447.063us 2 2 100.00
V2S sec_cm_mem_digest rom_ctrl_smoke 9.240s 447.063us 2 2 100.00
V2S sec_cm_intersig_mubi rom_ctrl_smoke 9.240s 447.063us 2 2 100.00
V2S sec_cm_bus_integrity rom_ctrl_tl_intg_err 1.797m 2.014ms 20 20 100.00
V2S sec_cm_bus_local_esc rom_ctrl_corrupt_sig_fatal_chk 3.810m 6.620ms 20 20 100.00
rom_ctrl_kmac_err_chk 25.930s 555.660us 2 2 100.00
V2S sec_cm_mux_mubi rom_ctrl_corrupt_sig_fatal_chk 3.810m 6.620ms 20 20 100.00
V2S sec_cm_mux_consistency rom_ctrl_corrupt_sig_fatal_chk 3.810m 6.620ms 20 20 100.00
V2S sec_cm_ctrl_redun rom_ctrl_corrupt_sig_fatal_chk 3.810m 6.620ms 20 20 100.00
V2S sec_cm_ctrl_mem_integrity rom_ctrl_passthru_mem_tl_intg_err 1.025m 21.724ms 20 20 100.00
V2S sec_cm_tlul_fifo_ctr_redun rom_ctrl_sec_cm 6.700m 974.108us 5 5 100.00
V2S TOTAL 65 65 100.00
V3 stress_all_with_rand_reset rom_ctrl_stress_all_with_rand_reset 4.262m 7.454ms 20 20 100.00
V3 TOTAL 20 20 100.00
TOTAL 266 266 100.00

Coverage Results

Coverage Dashboard

SCORE LINE COND TOGGLE FSM BRANCH ASSERT GROUP
99.67 100.00 99.41 100.00 100.00 100.00 98.97 99.28