| V1 |
smoke |
rom_ctrl_smoke |
10.820s |
225.106us |
2 |
2 |
100.00 |
| V1 |
csr_hw_reset |
rom_ctrl_csr_hw_reset |
17.300s |
3.952ms |
5 |
5 |
100.00 |
| V1 |
csr_rw |
rom_ctrl_csr_rw |
10.600s |
1.026ms |
20 |
20 |
100.00 |
| V1 |
csr_bit_bash |
rom_ctrl_csr_bit_bash |
9.720s |
298.280us |
5 |
5 |
100.00 |
| V1 |
csr_aliasing |
rom_ctrl_csr_aliasing |
11.060s |
544.770us |
5 |
5 |
100.00 |
| V1 |
csr_mem_rw_with_rand_reset |
rom_ctrl_csr_mem_rw_with_rand_reset |
14.590s |
2.161ms |
20 |
20 |
100.00 |
| V1 |
regwen_csr_and_corresponding_lockable_csr |
rom_ctrl_csr_rw |
10.600s |
1.026ms |
20 |
20 |
100.00 |
|
|
rom_ctrl_csr_aliasing |
11.060s |
544.770us |
5 |
5 |
100.00 |
| V1 |
mem_walk |
rom_ctrl_mem_walk |
10.350s |
1.070ms |
5 |
5 |
100.00 |
| V1 |
mem_partial_access |
rom_ctrl_mem_partial_access |
10.020s |
209.159us |
5 |
5 |
100.00 |
| V1 |
|
TOTAL |
|
|
67 |
67 |
100.00 |
| V2 |
max_throughput_chk |
rom_ctrl_max_throughput_chk |
11.260s |
296.374us |
2 |
2 |
100.00 |
| V2 |
stress_all |
rom_ctrl_stress_all |
43.450s |
2.788ms |
20 |
20 |
100.00 |
| V2 |
kmac_err_chk |
rom_ctrl_kmac_err_chk |
19.320s |
398.877us |
2 |
2 |
100.00 |
| V2 |
alert_test |
rom_ctrl_alert_test |
12.960s |
10.932ms |
50 |
50 |
100.00 |
| V2 |
tl_d_oob_addr_access |
rom_ctrl_tl_errors |
14.760s |
1.021ms |
20 |
20 |
100.00 |
| V2 |
tl_d_illegal_access |
rom_ctrl_tl_errors |
14.760s |
1.021ms |
20 |
20 |
100.00 |
| V2 |
tl_d_outstanding_access |
rom_ctrl_csr_hw_reset |
17.300s |
3.952ms |
5 |
5 |
100.00 |
|
|
rom_ctrl_csr_rw |
10.600s |
1.026ms |
20 |
20 |
100.00 |
|
|
rom_ctrl_csr_aliasing |
11.060s |
544.770us |
5 |
5 |
100.00 |
|
|
rom_ctrl_same_csr_outstanding |
12.570s |
1.037ms |
20 |
20 |
100.00 |
| V2 |
tl_d_partial_access |
rom_ctrl_csr_hw_reset |
17.300s |
3.952ms |
5 |
5 |
100.00 |
|
|
rom_ctrl_csr_rw |
10.600s |
1.026ms |
20 |
20 |
100.00 |
|
|
rom_ctrl_csr_aliasing |
11.060s |
544.770us |
5 |
5 |
100.00 |
|
|
rom_ctrl_same_csr_outstanding |
12.570s |
1.037ms |
20 |
20 |
100.00 |
| V2 |
|
TOTAL |
|
|
114 |
114 |
100.00 |
| V2S |
corrupt_sig_fatal_chk |
rom_ctrl_corrupt_sig_fatal_chk |
3.354m |
25.934ms |
20 |
20 |
100.00 |
| V2S |
passthru_mem_tl_intg_err |
rom_ctrl_passthru_mem_tl_intg_err |
59.020s |
1.586ms |
20 |
20 |
100.00 |
| V2S |
tl_intg_err |
rom_ctrl_sec_cm |
6.186m |
2.807ms |
5 |
5 |
100.00 |
|
|
rom_ctrl_tl_intg_err |
1.799m |
2.251ms |
20 |
20 |
100.00 |
| V2S |
prim_fsm_check |
rom_ctrl_sec_cm |
6.186m |
2.807ms |
5 |
5 |
100.00 |
| V2S |
prim_count_check |
rom_ctrl_sec_cm |
6.186m |
2.807ms |
5 |
5 |
100.00 |
| V2S |
sec_cm_checker_ctr_consistency |
rom_ctrl_corrupt_sig_fatal_chk |
3.354m |
25.934ms |
20 |
20 |
100.00 |
| V2S |
sec_cm_checker_ctrl_flow_consistency |
rom_ctrl_corrupt_sig_fatal_chk |
3.354m |
25.934ms |
20 |
20 |
100.00 |
| V2S |
sec_cm_checker_fsm_local_esc |
rom_ctrl_corrupt_sig_fatal_chk |
3.354m |
25.934ms |
20 |
20 |
100.00 |
| V2S |
sec_cm_compare_ctrl_flow_consistency |
rom_ctrl_corrupt_sig_fatal_chk |
3.354m |
25.934ms |
20 |
20 |
100.00 |
| V2S |
sec_cm_compare_ctr_consistency |
rom_ctrl_corrupt_sig_fatal_chk |
3.354m |
25.934ms |
20 |
20 |
100.00 |
| V2S |
sec_cm_compare_ctr_redun |
rom_ctrl_sec_cm |
6.186m |
2.807ms |
5 |
5 |
100.00 |
| V2S |
sec_cm_fsm_sparse |
rom_ctrl_sec_cm |
6.186m |
2.807ms |
5 |
5 |
100.00 |
| V2S |
sec_cm_mem_scramble |
rom_ctrl_smoke |
10.820s |
225.106us |
2 |
2 |
100.00 |
| V2S |
sec_cm_mem_digest |
rom_ctrl_smoke |
10.820s |
225.106us |
2 |
2 |
100.00 |
| V2S |
sec_cm_intersig_mubi |
rom_ctrl_smoke |
10.820s |
225.106us |
2 |
2 |
100.00 |
| V2S |
sec_cm_bus_integrity |
rom_ctrl_tl_intg_err |
1.799m |
2.251ms |
20 |
20 |
100.00 |
| V2S |
sec_cm_bus_local_esc |
rom_ctrl_corrupt_sig_fatal_chk |
3.354m |
25.934ms |
20 |
20 |
100.00 |
|
|
rom_ctrl_kmac_err_chk |
19.320s |
398.877us |
2 |
2 |
100.00 |
| V2S |
sec_cm_mux_mubi |
rom_ctrl_corrupt_sig_fatal_chk |
3.354m |
25.934ms |
20 |
20 |
100.00 |
| V2S |
sec_cm_mux_consistency |
rom_ctrl_corrupt_sig_fatal_chk |
3.354m |
25.934ms |
20 |
20 |
100.00 |
| V2S |
sec_cm_ctrl_redun |
rom_ctrl_corrupt_sig_fatal_chk |
3.354m |
25.934ms |
20 |
20 |
100.00 |
| V2S |
sec_cm_ctrl_mem_integrity |
rom_ctrl_passthru_mem_tl_intg_err |
59.020s |
1.586ms |
20 |
20 |
100.00 |
| V2S |
sec_cm_tlul_fifo_ctr_redun |
rom_ctrl_sec_cm |
6.186m |
2.807ms |
5 |
5 |
100.00 |
| V2S |
|
TOTAL |
|
|
65 |
65 |
100.00 |
| V3 |
stress_all_with_rand_reset |
rom_ctrl_stress_all_with_rand_reset |
5.663m |
5.309ms |
20 |
20 |
100.00 |
| V3 |
|
TOTAL |
|
|
20 |
20 |
100.00 |
|
|
TOTAL |
|
|
266 |
266 |
100.00 |