6181a2d| Stage | Name | Tests | Max Job Runtime | Simulated Time | Passing | Total | Pass Rate |
|---|---|---|---|---|---|---|---|
| V1 | dma_memory_smoke | dma_memory_smoke | 10.000s | 1.340ms | 25 | 25 | 100.00 |
| V1 | dma_handshake_smoke | dma_handshake_smoke | 10.000s | 2.793ms | 25 | 25 | 100.00 |
| V1 | dma_generic_smoke | dma_generic_smoke | 10.000s | 613.402us | 50 | 50 | 100.00 |
| V1 | csr_hw_reset | dma_csr_hw_reset | 34.000s | 299.605us | 5 | 5 | 100.00 |
| V1 | csr_rw | dma_csr_rw | 34.000s | 25.181us | 20 | 20 | 100.00 |
| V1 | csr_bit_bash | dma_csr_bit_bash | 45.000s | 11.448ms | 5 | 5 | 100.00 |
| V1 | csr_aliasing | dma_csr_aliasing | 41.000s | 1.529ms | 5 | 5 | 100.00 |
| V1 | csr_mem_rw_with_rand_reset | dma_csr_mem_rw_with_rand_reset | 32.000s | 177.741us | 20 | 20 | 100.00 |
| V1 | regwen_csr_and_corresponding_lockable_csr | dma_csr_rw | 34.000s | 25.181us | 20 | 20 | 100.00 |
| dma_csr_aliasing | 41.000s | 1.529ms | 5 | 5 | 100.00 | ||
| V1 | TOTAL | 155 | 155 | 100.00 | |||
| V2 | dma_memory_region_lock | dma_memory_region_lock | 1.550m | 8.882ms | 5 | 5 | 100.00 |
| V2 | dma_memory_tl_error | dma_memory_stress | 7.683m | 515.585ms | 3 | 3 | 100.00 |
| V2 | dma_handshake_tl_error | dma_handshake_stress | 13.017m | 127.395ms | 3 | 3 | 100.00 |
| V2 | dma_handshake_stress | dma_handshake_stress | 13.017m | 127.395ms | 3 | 3 | 100.00 |
| V2 | dma_memory_stress | dma_memory_stress | 7.683m | 515.585ms | 3 | 3 | 100.00 |
| V2 | dma_generic_stress | dma_generic_stress | 5.800m | 23.257ms | 5 | 5 | 100.00 |
| V2 | dma_handshake_mem_buffer_overflow | dma_handshake_stress | 13.017m | 127.395ms | 3 | 3 | 100.00 |
| V2 | dma_abort | dma_abort | 16.000s | 765.931us | 5 | 5 | 100.00 |
| V2 | dma_stress_all | dma_stress_all | 5.100m | 33.190ms | 3 | 3 | 100.00 |
| V2 | alert_test | dma_alert_test | 3.000s | 18.488us | 50 | 50 | 100.00 |
| V2 | intr_test | dma_intr_test | 34.000s | 23.917us | 50 | 50 | 100.00 |
| V2 | tl_d_oob_addr_access | dma_tl_errors | 34.000s | 21.957us | 20 | 20 | 100.00 |
| V2 | tl_d_illegal_access | dma_tl_errors | 34.000s | 21.957us | 20 | 20 | 100.00 |
| V2 | tl_d_outstanding_access | dma_csr_hw_reset | 34.000s | 299.605us | 5 | 5 | 100.00 |
| dma_csr_rw | 34.000s | 25.181us | 20 | 20 | 100.00 | ||
| dma_csr_aliasing | 41.000s | 1.529ms | 5 | 5 | 100.00 | ||
| dma_same_csr_outstanding | 34.000s | 191.507us | 20 | 20 | 100.00 | ||
| V2 | tl_d_partial_access | dma_csr_hw_reset | 34.000s | 299.605us | 5 | 5 | 100.00 |
| dma_csr_rw | 34.000s | 25.181us | 20 | 20 | 100.00 | ||
| dma_csr_aliasing | 41.000s | 1.529ms | 5 | 5 | 100.00 | ||
| dma_same_csr_outstanding | 34.000s | 191.507us | 20 | 20 | 100.00 | ||
| V2 | TOTAL | 164 | 164 | 100.00 | |||
| V2S | dma_illegal_addr_range | dma_mem_enabled | 26.000s | 1.209ms | 5 | 5 | 100.00 |
| dma_generic_stress | 5.800m | 23.257ms | 5 | 5 | 100.00 | ||
| dma_handshake_stress | 13.017m | 127.395ms | 3 | 3 | 100.00 | ||
| V2S | dma_config_lock | dma_config_lock | 12.000s | 328.205us | 15 | 15 | 100.00 |
| V2S | tl_intg_err | dma_tl_intg_err | 35.000s | 95.640us | 20 | 20 | 100.00 |
| dma_sec_cm | 3.000s | 36.098us | 5 | 5 | 100.00 | ||
| V2S | TOTAL | 45 | 45 | 100.00 | |||
| Unmapped tests | dma_short_transfer | 3.150m | 27.423ms | 25 | 25 | 100.00 | |
| dma_longer_transfer | 10.000s | 1.018ms | 5 | 5 | 100.00 | ||
| dma_stress_all_with_rand_reset | 4.000s | 105.745us | 0 | 1 | 0.00 | ||
| TOTAL | 394 | 395 | 99.75 |
UVM_ERROR @ *ps: (cip_base_vseq.sv:946) [dma_common_vseq] Check failed (!has_outstanding_access()) Waited * cycles to issue a reset with no outstanding accesses. has 1 failures:
0.dma_stress_all_with_rand_reset.24803964576036618779480596250260247758636682976490803832216174627682778260153
Line 94, in log /nightly/current_run/scratch/master/dma-sim-xcelium/0.dma_stress_all_with_rand_reset/latest/run.log
UVM_ERROR @ 105745371ps: (cip_base_vseq.sv:946) [uvm_test_top.env.virtual_sequencer.dma_common_vseq] Check failed (!has_outstanding_access()) Waited 10000 cycles to issue a reset with no outstanding accesses.
UVM_INFO @ 105745371ps: (uvm_report_catcher.svh:705) [UVM/REPORT/CATCHER]
--- UVM Report catcher Summary ---
Job returned non-zero exit code has 1 failures:
cov_merge
Log /nightly/current_run/scratch/master/dma-sim-xcelium/cov_merge/merged/cov_merge.log
[Executing]:
make -f /nightly/current_run/opentitan/hw/dv/tools/dvsim/sim.mk cov_merge cov_merge_cmd=imc cov_merge_opts='-64bit -licqueue -exec /nightly/current_run/opentitan/hw/dv/tools/xcelium/cov_merge.tcl'
[make]: cov_merge
imc -64bit -licqueue -exec /nightly/current_run/opentitan/hw/dv/tools/xcelium/cov_merge.tcl
*I,imc.tool.cov.version.diff: "There is a difference between the IMC tool version 22.09 and the coverage version 21.09-s006"
Error: Cannot invoke "jdk.internal.platform.CgroupInfo.getMountPoint()" because "<parameter1>" is null
Created log file /nightly/current_run/opentitan/startup.log
make: *** [/nightly/current_run/opentitan/hw/dv/tools/dvsim/sim.mk:231: cov_merge] Error 1
Job killed most likely because its dependent job failed. has 1 failures: