| V1 |
smoke |
rom_ctrl_smoke |
12.140s |
220.768us |
2 |
2 |
100.00 |
| V1 |
csr_hw_reset |
rom_ctrl_csr_hw_reset |
11.980s |
210.003us |
5 |
5 |
100.00 |
| V1 |
csr_rw |
rom_ctrl_csr_rw |
16.020s |
4.141ms |
20 |
20 |
100.00 |
| V1 |
csr_bit_bash |
rom_ctrl_csr_bit_bash |
12.590s |
4.156ms |
5 |
5 |
100.00 |
| V1 |
csr_aliasing |
rom_ctrl_csr_aliasing |
11.670s |
297.453us |
5 |
5 |
100.00 |
| V1 |
csr_mem_rw_with_rand_reset |
rom_ctrl_csr_mem_rw_with_rand_reset |
14.420s |
1.042ms |
20 |
20 |
100.00 |
| V1 |
regwen_csr_and_corresponding_lockable_csr |
rom_ctrl_csr_rw |
16.020s |
4.141ms |
20 |
20 |
100.00 |
|
|
rom_ctrl_csr_aliasing |
11.670s |
297.453us |
5 |
5 |
100.00 |
| V1 |
mem_walk |
rom_ctrl_mem_walk |
14.050s |
1.092ms |
5 |
5 |
100.00 |
| V1 |
mem_partial_access |
rom_ctrl_mem_partial_access |
9.170s |
298.527us |
5 |
5 |
100.00 |
| V1 |
|
TOTAL |
|
|
67 |
67 |
100.00 |
| V2 |
max_throughput_chk |
rom_ctrl_max_throughput_chk |
9.130s |
735.272us |
2 |
2 |
100.00 |
| V2 |
stress_all |
rom_ctrl_stress_all |
52.360s |
2.106ms |
20 |
20 |
100.00 |
| V2 |
kmac_err_chk |
rom_ctrl_kmac_err_chk |
22.780s |
1.058ms |
2 |
2 |
100.00 |
| V2 |
alert_test |
rom_ctrl_alert_test |
14.580s |
1.067ms |
50 |
50 |
100.00 |
| V2 |
tl_d_oob_addr_access |
rom_ctrl_tl_errors |
19.800s |
4.143ms |
20 |
20 |
100.00 |
| V2 |
tl_d_illegal_access |
rom_ctrl_tl_errors |
19.800s |
4.143ms |
20 |
20 |
100.00 |
| V2 |
tl_d_outstanding_access |
rom_ctrl_csr_hw_reset |
11.980s |
210.003us |
5 |
5 |
100.00 |
|
|
rom_ctrl_csr_rw |
16.020s |
4.141ms |
20 |
20 |
100.00 |
|
|
rom_ctrl_csr_aliasing |
11.670s |
297.453us |
5 |
5 |
100.00 |
|
|
rom_ctrl_same_csr_outstanding |
14.530s |
1.822ms |
20 |
20 |
100.00 |
| V2 |
tl_d_partial_access |
rom_ctrl_csr_hw_reset |
11.980s |
210.003us |
5 |
5 |
100.00 |
|
|
rom_ctrl_csr_rw |
16.020s |
4.141ms |
20 |
20 |
100.00 |
|
|
rom_ctrl_csr_aliasing |
11.670s |
297.453us |
5 |
5 |
100.00 |
|
|
rom_ctrl_same_csr_outstanding |
14.530s |
1.822ms |
20 |
20 |
100.00 |
| V2 |
|
TOTAL |
|
|
114 |
114 |
100.00 |
| V2S |
corrupt_sig_fatal_chk |
rom_ctrl_corrupt_sig_fatal_chk |
4.324m |
13.771ms |
20 |
20 |
100.00 |
| V2S |
passthru_mem_tl_intg_err |
rom_ctrl_passthru_mem_tl_intg_err |
1.068m |
1.597ms |
20 |
20 |
100.00 |
| V2S |
tl_intg_err |
rom_ctrl_sec_cm |
8.108m |
1.071ms |
5 |
5 |
100.00 |
|
|
rom_ctrl_tl_intg_err |
2.152m |
449.568us |
20 |
20 |
100.00 |
| V2S |
prim_fsm_check |
rom_ctrl_sec_cm |
8.108m |
1.071ms |
5 |
5 |
100.00 |
| V2S |
prim_count_check |
rom_ctrl_sec_cm |
8.108m |
1.071ms |
5 |
5 |
100.00 |
| V2S |
sec_cm_checker_ctr_consistency |
rom_ctrl_corrupt_sig_fatal_chk |
4.324m |
13.771ms |
20 |
20 |
100.00 |
| V2S |
sec_cm_checker_ctrl_flow_consistency |
rom_ctrl_corrupt_sig_fatal_chk |
4.324m |
13.771ms |
20 |
20 |
100.00 |
| V2S |
sec_cm_checker_fsm_local_esc |
rom_ctrl_corrupt_sig_fatal_chk |
4.324m |
13.771ms |
20 |
20 |
100.00 |
| V2S |
sec_cm_compare_ctrl_flow_consistency |
rom_ctrl_corrupt_sig_fatal_chk |
4.324m |
13.771ms |
20 |
20 |
100.00 |
| V2S |
sec_cm_compare_ctr_consistency |
rom_ctrl_corrupt_sig_fatal_chk |
4.324m |
13.771ms |
20 |
20 |
100.00 |
| V2S |
sec_cm_compare_ctr_redun |
rom_ctrl_sec_cm |
8.108m |
1.071ms |
5 |
5 |
100.00 |
| V2S |
sec_cm_fsm_sparse |
rom_ctrl_sec_cm |
8.108m |
1.071ms |
5 |
5 |
100.00 |
| V2S |
sec_cm_mem_scramble |
rom_ctrl_smoke |
12.140s |
220.768us |
2 |
2 |
100.00 |
| V2S |
sec_cm_mem_digest |
rom_ctrl_smoke |
12.140s |
220.768us |
2 |
2 |
100.00 |
| V2S |
sec_cm_intersig_mubi |
rom_ctrl_smoke |
12.140s |
220.768us |
2 |
2 |
100.00 |
| V2S |
sec_cm_bus_integrity |
rom_ctrl_tl_intg_err |
2.152m |
449.568us |
20 |
20 |
100.00 |
| V2S |
sec_cm_bus_local_esc |
rom_ctrl_corrupt_sig_fatal_chk |
4.324m |
13.771ms |
20 |
20 |
100.00 |
|
|
rom_ctrl_kmac_err_chk |
22.780s |
1.058ms |
2 |
2 |
100.00 |
| V2S |
sec_cm_mux_mubi |
rom_ctrl_corrupt_sig_fatal_chk |
4.324m |
13.771ms |
20 |
20 |
100.00 |
| V2S |
sec_cm_mux_consistency |
rom_ctrl_corrupt_sig_fatal_chk |
4.324m |
13.771ms |
20 |
20 |
100.00 |
| V2S |
sec_cm_ctrl_redun |
rom_ctrl_corrupt_sig_fatal_chk |
4.324m |
13.771ms |
20 |
20 |
100.00 |
| V2S |
sec_cm_ctrl_mem_integrity |
rom_ctrl_passthru_mem_tl_intg_err |
1.068m |
1.597ms |
20 |
20 |
100.00 |
| V2S |
sec_cm_tlul_fifo_ctr_redun |
rom_ctrl_sec_cm |
8.108m |
1.071ms |
5 |
5 |
100.00 |
| V2S |
|
TOTAL |
|
|
65 |
65 |
100.00 |
| V3 |
stress_all_with_rand_reset |
rom_ctrl_stress_all_with_rand_reset |
5.247m |
17.295ms |
20 |
20 |
100.00 |
| V3 |
|
TOTAL |
|
|
20 |
20 |
100.00 |
|
|
TOTAL |
|
|
266 |
266 |
100.00 |