AES/UNMASKED Simulation Results

Friday November 21 2025 17:05:34 UTC

GitHub Revision: 1f7db17

Branch: master

Testplan

Simulator: XCELIUM

Test Results

Stage Name Tests Max Job Runtime Simulated Time Passing Total Pass Rate
V1 wake_up aes_wake_up 6.000s 69.958us 2 2 100.00
V1 smoke aes_smoke 7.000s 212.896us 100 100 100.00
V1 csr_hw_reset aes_csr_hw_reset 3.000s 62.558us 10 10 100.00
V1 csr_rw aes_csr_rw 3.000s 157.560us 40 40 100.00
V1 csr_bit_bash aes_csr_bit_bash 7.000s 803.362us 10 10 100.00
V1 csr_aliasing aes_csr_aliasing 5.000s 1572.777us 10 10 100.00
V1 csr_mem_rw_with_rand_reset aes_csr_mem_rw_with_rand_reset 3.000s 79.566us 40 40 100.00
V1 regwen_csr_and_corresponding_lockable_csr aes_csr_rw 3.000s 157.560us 40 40 100.00
aes_csr_aliasing 5.000s 1572.777us 10 10 100.00
V1 TOTAL 212 212 100.00
V2 algorithm aes_smoke 7.000s 212.896us 100 100 100.00
aes_config_error 11.000s 883.473us 100 100 100.00
aes_stress 21.000s 6674.136us 100 100 100.00
V2 key_length aes_smoke 7.000s 212.896us 100 100 100.00
aes_config_error 11.000s 883.473us 100 100 100.00
aes_stress 21.000s 6674.136us 100 100 100.00
V2 back2back aes_stress 21.000s 6674.136us 100 100 100.00
aes_b2b 30.000s 806.328us 100 100 100.00
V2 backpressure aes_stress 21.000s 6674.136us 100 100 100.00
V2 multi_message aes_smoke 7.000s 212.896us 100 100 100.00
aes_config_error 11.000s 883.473us 100 100 100.00
aes_stress 21.000s 6674.136us 100 100 100.00
aes_alert_reset 10.000s 277.292us 100 100 100.00
V2 failure_test aes_man_cfg_err 6.000s 140.004us 100 100 100.00
aes_config_error 11.000s 883.473us 100 100 100.00
aes_alert_reset 10.000s 277.292us 100 100 100.00
V2 trigger_clear_test aes_clear 42.000s 2956.393us 99 100 99.00
V2 nist_test_vectors aes_nist_vectors 8.000s 110.106us 2 2 100.00
V2 reset_recovery aes_alert_reset 10.000s 277.292us 100 100 100.00
V2 stress aes_stress 21.000s 6674.136us 100 100 100.00
V2 sideload aes_stress 21.000s 6674.136us 100 100 100.00
aes_sideload 11.000s 1883.070us 100 100 100.00
V2 deinitialization aes_deinit 9.000s 4490.230us 100 100 100.00
V2 stress_all aes_stress_all 437.000s 10091.659us 19 20 95.00
V2 alert_test aes_alert_test 5.000s 98.158us 100 100 100.00
V2 tl_d_oob_addr_access aes_tl_errors 3.000s 171.053us 40 40 100.00
V2 tl_d_illegal_access aes_tl_errors 3.000s 171.053us 40 40 100.00
V2 tl_d_outstanding_access aes_csr_hw_reset 3.000s 62.558us 10 10 100.00
aes_csr_rw 3.000s 157.560us 40 40 100.00
aes_csr_aliasing 5.000s 1572.777us 10 10 100.00
aes_same_csr_outstanding 3.000s 229.505us 40 40 100.00
V2 tl_d_partial_access aes_csr_hw_reset 3.000s 62.558us 10 10 100.00
aes_csr_rw 3.000s 157.560us 40 40 100.00
aes_csr_aliasing 5.000s 1572.777us 10 10 100.00
aes_same_csr_outstanding 3.000s 229.505us 40 40 100.00
V2 TOTAL 1000 1002 99.80
V2S reseeding aes_reseed 21.000s 947.141us 100 100 100.00
V2S fault_inject aes_fi 18.000s 680.059us 97 100 97.00
aes_control_fi 58.000s 10016.333us 554 600 92.33
aes_cipher_fi 50.000s 10006.016us 667 700 95.29
V2S shadow_reg_update_error aes_shadow_reg_errors 3.000s 289.823us 40 40 100.00
V2S shadow_reg_read_clear_staged_value aes_shadow_reg_errors 3.000s 289.823us 40 40 100.00
V2S shadow_reg_storage_error aes_shadow_reg_errors 3.000s 289.823us 40 40 100.00
V2S shadowed_reset_glitch aes_shadow_reg_errors 3.000s 289.823us 40 40 100.00
V2S shadow_reg_update_error_with_csr_rw aes_shadow_reg_errors_with_csr_rw 4.000s 584.323us 40 40 100.00
V2S tl_intg_err aes_sec_cm 11.000s 1511.816us 10 10 100.00
aes_tl_intg_err 4.000s 437.852us 40 40 100.00
V2S sec_cm_bus_integrity aes_tl_intg_err 4.000s 437.852us 40 40 100.00
V2S sec_cm_lc_escalate_en_intersig_mubi aes_alert_reset 10.000s 277.292us 100 100 100.00
V2S sec_cm_main_config_shadow aes_shadow_reg_errors 3.000s 289.823us 40 40 100.00
V2S sec_cm_main_config_sparse aes_smoke 7.000s 212.896us 100 100 100.00
aes_stress 21.000s 6674.136us 100 100 100.00
aes_alert_reset 10.000s 277.292us 100 100 100.00
aes_core_fi 69.000s 10044.587us 134 140 95.71
V2S sec_cm_aux_config_shadow aes_shadow_reg_errors 3.000s 289.823us 40 40 100.00
V2S sec_cm_aux_config_regwen aes_readability 6.000s 62.736us 100 100 100.00
aes_stress 21.000s 6674.136us 100 100 100.00
V2S sec_cm_key_sideload aes_stress 21.000s 6674.136us 100 100 100.00
aes_sideload 11.000s 1883.070us 100 100 100.00
V2S sec_cm_key_sw_unreadable aes_readability 6.000s 62.736us 100 100 100.00
V2S sec_cm_data_reg_sw_unreadable aes_readability 6.000s 62.736us 100 100 100.00
V2S sec_cm_key_sec_wipe aes_readability 6.000s 62.736us 100 100 100.00
V2S sec_cm_iv_config_sec_wipe aes_readability 6.000s 62.736us 100 100 100.00
V2S sec_cm_data_reg_sec_wipe aes_readability 6.000s 62.736us 100 100 100.00
V2S sec_cm_data_reg_key_sca aes_stress 21.000s 6674.136us 100 100 100.00
V2S sec_cm_key_masking aes_stress 21.000s 6674.136us 100 100 100.00
V2S sec_cm_main_fsm_sparse aes_fi 18.000s 680.059us 97 100 97.00
V2S sec_cm_main_fsm_redun aes_fi 18.000s 680.059us 97 100 97.00
aes_control_fi 58.000s 10016.333us 554 600 92.33
aes_cipher_fi 50.000s 10006.016us 667 700 95.29
aes_ctr_fi 6.000s 88.177us 100 100 100.00
V2S sec_cm_cipher_fsm_sparse aes_fi 18.000s 680.059us 97 100 97.00
V2S sec_cm_cipher_fsm_redun aes_fi 18.000s 680.059us 97 100 97.00
aes_control_fi 58.000s 10016.333us 554 600 92.33
aes_cipher_fi 50.000s 10006.016us 667 700 95.29
V2S sec_cm_cipher_ctr_redun aes_cipher_fi 50.000s 10006.016us 667 700 95.29
V2S sec_cm_ctr_fsm_sparse aes_fi 18.000s 680.059us 97 100 97.00
V2S sec_cm_ctr_fsm_redun aes_fi 18.000s 680.059us 97 100 97.00
aes_control_fi 58.000s 10016.333us 554 600 92.33
aes_ctr_fi 6.000s 88.177us 100 100 100.00
V2S sec_cm_ctrl_sparse aes_fi 18.000s 680.059us 97 100 97.00
aes_control_fi 58.000s 10016.333us 554 600 92.33
aes_cipher_fi 50.000s 10006.016us 667 700 95.29
aes_ctr_fi 6.000s 88.177us 100 100 100.00
V2S sec_cm_main_fsm_global_esc aes_alert_reset 10.000s 277.292us 100 100 100.00
V2S sec_cm_main_fsm_local_esc aes_fi 18.000s 680.059us 97 100 97.00
aes_control_fi 58.000s 10016.333us 554 600 92.33
aes_cipher_fi 50.000s 10006.016us 667 700 95.29
aes_ctr_fi 6.000s 88.177us 100 100 100.00
V2S sec_cm_cipher_fsm_local_esc aes_fi 18.000s 680.059us 97 100 97.00
aes_control_fi 58.000s 10016.333us 554 600 92.33
aes_cipher_fi 50.000s 10006.016us 667 700 95.29
aes_ctr_fi 6.000s 88.177us 100 100 100.00
V2S sec_cm_ctr_fsm_local_esc aes_fi 18.000s 680.059us 97 100 97.00
aes_control_fi 58.000s 10016.333us 554 600 92.33
aes_ctr_fi 6.000s 88.177us 100 100 100.00
V2S sec_cm_data_reg_local_esc aes_fi 18.000s 680.059us 97 100 97.00
aes_control_fi 58.000s 10016.333us 554 600 92.33
aes_cipher_fi 50.000s 10006.016us 667 700 95.29
V2S TOTAL 1882 1970 95.53
V3 stress_all_with_rand_reset aes_stress_all_with_rand_reset 41.000s 692.918us 0 20 0.00
V3 TOTAL 0 20 0.00
TOTAL 3094 3204 96.57

Coverage Results

Coverage Dashboard

Score Block Branch Statement Expression Toggle Fsm Assertion CoverGroup
97.23 97.64 94.67 98.80 93.17 97.99 93.33 97.88 98.39

Failure Buckets