ROM_CTRL/64KB Simulation Results

Friday December 05 2025 17:02:05 UTC

GitHub Revision: da96c41

Branch: master

Testplan

Simulator: VCS

Test Results

Stage Name Tests Max Job Runtime Simulated Time Passing Total Pass Rate
V1 smoke rom_ctrl_smoke 14.090s 314.762us 4 4 100.00
V1 csr_hw_reset rom_ctrl_csr_hw_reset 18.500s 353.841us 10 10 100.00
V1 csr_rw rom_ctrl_csr_rw 17.530s 1032.554us 40 40 100.00
V1 csr_bit_bash rom_ctrl_csr_bit_bash 12.690s 298.914us 10 10 100.00
V1 csr_aliasing rom_ctrl_csr_aliasing 10.520s 288.055us 10 10 100.00
V1 csr_mem_rw_with_rand_reset rom_ctrl_csr_mem_rw_with_rand_reset 14.160s 1063.098us 40 40 100.00
V1 regwen_csr_and_corresponding_lockable_csr rom_ctrl_csr_rw 17.530s 1032.554us 40 40 100.00
rom_ctrl_csr_aliasing 10.520s 288.055us 10 10 100.00
V1 mem_walk rom_ctrl_mem_walk 12.500s 296.480us 10 10 100.00
V1 mem_partial_access rom_ctrl_mem_partial_access 11.810s 299.763us 10 10 100.00
V1 TOTAL 134 134 100.00
V2 max_throughput_chk rom_ctrl_max_throughput_chk 9.490s 387.006us 4 4 100.00
V2 stress_all rom_ctrl_stress_all 51.990s 802.223us 40 40 100.00
V2 kmac_err_chk rom_ctrl_kmac_err_chk 23.250s 3837.607us 4 4 100.00
V2 alert_test rom_ctrl_alert_test 15.610s 19611.756us 100 100 100.00
V2 tl_d_oob_addr_access rom_ctrl_tl_errors 18.040s 9019.293us 40 40 100.00
V2 tl_d_illegal_access rom_ctrl_tl_errors 18.040s 9019.293us 40 40 100.00
V2 tl_d_outstanding_access rom_ctrl_csr_hw_reset 18.500s 353.841us 10 10 100.00
rom_ctrl_csr_rw 17.530s 1032.554us 40 40 100.00
rom_ctrl_csr_aliasing 10.520s 288.055us 10 10 100.00
rom_ctrl_same_csr_outstanding 14.980s 215.540us 40 40 100.00
V2 tl_d_partial_access rom_ctrl_csr_hw_reset 18.500s 353.841us 10 10 100.00
rom_ctrl_csr_rw 17.530s 1032.554us 40 40 100.00
rom_ctrl_csr_aliasing 10.520s 288.055us 10 10 100.00
rom_ctrl_same_csr_outstanding 14.980s 215.540us 40 40 100.00
V2 TOTAL 228 228 100.00
V2S corrupt_sig_fatal_chk rom_ctrl_corrupt_sig_fatal_chk 300.270s 21719.808us 36 40 90.00
V2S passthru_mem_tl_intg_err rom_ctrl_passthru_mem_tl_intg_err 70.290s 1571.683us 40 40 100.00
V2S tl_intg_err rom_ctrl_tl_intg_err 158.050s 634.563us 40 40 100.00
rom_ctrl_sec_cm 534.390s 841.360us 3 10 30.00
V2S prim_fsm_check rom_ctrl_sec_cm 534.390s 841.360us 3 10 30.00
V2S prim_count_check rom_ctrl_sec_cm 534.390s 841.360us 3 10 30.00
V2S sec_cm_checker_ctr_consistency rom_ctrl_corrupt_sig_fatal_chk 300.270s 21719.808us 36 40 90.00
V2S sec_cm_checker_ctrl_flow_consistency rom_ctrl_corrupt_sig_fatal_chk 300.270s 21719.808us 36 40 90.00
V2S sec_cm_checker_fsm_local_esc rom_ctrl_corrupt_sig_fatal_chk 300.270s 21719.808us 36 40 90.00
V2S sec_cm_compare_ctrl_flow_consistency rom_ctrl_corrupt_sig_fatal_chk 300.270s 21719.808us 36 40 90.00
V2S sec_cm_compare_ctr_consistency rom_ctrl_corrupt_sig_fatal_chk 300.270s 21719.808us 36 40 90.00
V2S sec_cm_compare_ctr_redun rom_ctrl_sec_cm 534.390s 841.360us 3 10 30.00
V2S sec_cm_fsm_sparse rom_ctrl_sec_cm 534.390s 841.360us 3 10 30.00
V2S sec_cm_mem_scramble rom_ctrl_smoke 14.090s 314.762us 4 4 100.00
V2S sec_cm_mem_digest rom_ctrl_smoke 14.090s 314.762us 4 4 100.00
V2S sec_cm_intersig_mubi rom_ctrl_smoke 14.090s 314.762us 4 4 100.00
V2S sec_cm_bus_integrity rom_ctrl_tl_intg_err 158.050s 634.563us 40 40 100.00
V2S sec_cm_bus_local_esc rom_ctrl_corrupt_sig_fatal_chk 300.270s 21719.808us 36 40 90.00
rom_ctrl_kmac_err_chk 23.250s 3837.607us 4 4 100.00
V2S sec_cm_mux_mubi rom_ctrl_corrupt_sig_fatal_chk 300.270s 21719.808us 36 40 90.00
V2S sec_cm_mux_consistency rom_ctrl_corrupt_sig_fatal_chk 300.270s 21719.808us 36 40 90.00
V2S sec_cm_ctrl_redun rom_ctrl_corrupt_sig_fatal_chk 300.270s 21719.808us 36 40 90.00
V2S sec_cm_ctrl_mem_integrity rom_ctrl_passthru_mem_tl_intg_err 70.290s 1571.683us 40 40 100.00
V2S sec_cm_tlul_fifo_ctr_redun rom_ctrl_sec_cm 534.390s 841.360us 3 10 30.00
V2S TOTAL 119 130 91.54
V3 stress_all_with_rand_reset rom_ctrl_stress_all_with_rand_reset 500.980s 40702.225us 40 40 100.00
V3 TOTAL 40 40 100.00
TOTAL 521 532 97.93

Coverage Results

Coverage Dashboard

SCORE LINE COND TOGGLE FSM BRANCH ASSERT GROUP
99.12 99.46 98.66 100.00 100.00 99.64 96.80 99.28

Failure Buckets