| V1 |
|
100.00% |
| V2 |
|
99.81% |
| V2S |
|
99.98% |
| V3 |
|
100.00% |
| Testpoint | Test | Max Runtime | Sim Time | Pass | Total | % |
|---|---|---|---|---|---|---|
| smoke | 50 | 50 | 100.00 | |||
| csrng_smoke | 6.000s | 289.561us | 50 | 50 | 100.00 | |
| csr_hw_reset | 5 | 5 | 100.00 | |||
| csrng_csr_hw_reset | 2.000s | 82.138us | 5 | 5 | 100.00 | |
| csr_rw | 20 | 20 | 100.00 | |||
| csrng_csr_rw | 4.000s | 259.744us | 20 | 20 | 100.00 | |
| csr_bit_bash | 5 | 5 | 100.00 | |||
| csrng_csr_bit_bash | 18.000s | 924.579us | 5 | 5 | 100.00 | |
| csr_aliasing | 5 | 5 | 100.00 | |||
| csrng_csr_aliasing | 7.000s | 345.788us | 5 | 5 | 100.00 | |
| csr_mem_rw_with_rand_reset | 20 | 20 | 100.00 | |||
| csrng_csr_mem_rw_with_rand_reset | 5.000s | 316.355us | 20 | 20 | 100.00 | |
| regwen_csr_and_corresponding_lockable_csr | 25 | 25 | 100.00 | |||
| csrng_csr_rw | 4.000s | 259.744us | 20 | 20 | 100.00 | |
| csrng_csr_aliasing | 7.000s | 345.788us | 5 | 5 | 100.00 | |
| Testpoint | Test | Max Runtime | Sim Time | Pass | Total | % |
|---|---|---|---|---|---|---|
| interrupts | 200 | 200 | 100.00 | |||
| csrng_intr | 19.000s | 1568.323us | 200 | 200 | 100.00 | |
| alerts | 500 | 500 | 100.00 | |||
| csrng_alert | 42.000s | 3925.733us | 500 | 500 | 100.00 | |
| err | 500 | 500 | 100.00 | |||
| csrng_err | 3.000s | 19.957us | 500 | 500 | 100.00 | |
| cmds | 49 | 50 | 98.00 | |||
| csrng_cmds | 314.000s | 34980.419us | 49 | 50 | 98.00 | |
| life cycle | 49 | 50 | 98.00 | |||
| csrng_cmds | 314.000s | 34980.419us | 49 | 50 | 98.00 | |
| stress_all | 49 | 50 | 98.00 | |||
| csrng_stress_all | 773.000s | 67544.659us | 49 | 50 | 98.00 | |
| intr_test | 50 | 50 | 100.00 | |||
| csrng_intr_test | 3.000s | 71.991us | 50 | 50 | 100.00 | |
| alert_test | 50 | 50 | 100.00 | |||
| csrng_alert_test | 4.000s | 187.252us | 50 | 50 | 100.00 | |
| tl_d_oob_addr_access | 20 | 20 | 100.00 | |||
| csrng_tl_errors | 7.000s | 214.543us | 20 | 20 | 100.00 | |
| tl_d_illegal_access | 20 | 20 | 100.00 | |||
| csrng_tl_errors | 7.000s | 214.543us | 20 | 20 | 100.00 | |
| tl_d_outstanding_access | 50 | 50 | 100.00 | |||
| csrng_csr_hw_reset | 2.000s | 82.138us | 5 | 5 | 100.00 | |
| csrng_csr_rw | 4.000s | 259.744us | 20 | 20 | 100.00 | |
| csrng_csr_aliasing | 7.000s | 345.788us | 5 | 5 | 100.00 | |
| csrng_same_csr_outstanding | 5.000s | 208.360us | 20 | 20 | 100.00 | |
| tl_d_partial_access | 50 | 50 | 100.00 | |||
| csrng_csr_hw_reset | 2.000s | 82.138us | 5 | 5 | 100.00 | |
| csrng_csr_rw | 4.000s | 259.744us | 20 | 20 | 100.00 | |
| csrng_csr_aliasing | 7.000s | 345.788us | 5 | 5 | 100.00 | |
| csrng_same_csr_outstanding | 5.000s | 208.360us | 20 | 20 | 100.00 | |
| Testpoint | Test | Max Runtime | Sim Time | Pass | Total | % |
|---|---|---|---|---|---|---|
| tl_intg_err | 25 | 25 | 100.00 | |||
| csrng_sec_cm | 5.000s | 127.311us | 5 | 5 | 100.00 | |
| csrng_tl_intg_err | 6.000s | 136.902us | 20 | 20 | 100.00 | |
| sec_cm_config_regwen | 70 | 70 | 100.00 | |||
| csrng_regwen | 5.000s | 222.121us | 50 | 50 | 100.00 | |
| csrng_csr_rw | 4.000s | 259.744us | 20 | 20 | 100.00 | |
| sec_cm_config_mubi | 500 | 500 | 100.00 | |||
| csrng_alert | 42.000s | 3925.733us | 500 | 500 | 100.00 | |
| sec_cm_intersig_mubi | 49 | 50 | 98.00 | |||
| csrng_stress_all | 773.000s | 67544.659us | 49 | 50 | 98.00 | |
| sec_cm_main_sm_fsm_sparse | 705 | 705 | 100.00 | |||
| csrng_intr | 19.000s | 1568.323us | 200 | 200 | 100.00 | |
| csrng_err | 3.000s | 19.957us | 500 | 500 | 100.00 | |
| csrng_sec_cm | 5.000s | 127.311us | 5 | 5 | 100.00 | |
| sec_cm_cmd_stage_fsm_sparse | 705 | 705 | 100.00 | |||
| csrng_intr | 19.000s | 1568.323us | 200 | 200 | 100.00 | |
| csrng_err | 3.000s | 19.957us | 500 | 500 | 100.00 | |
| csrng_sec_cm | 5.000s | 127.311us | 5 | 5 | 100.00 | |
| sec_cm_ctr_drbg_fsm_sparse | 705 | 705 | 100.00 | |||
| csrng_intr | 19.000s | 1568.323us | 200 | 200 | 100.00 | |
| csrng_err | 3.000s | 19.957us | 500 | 500 | 100.00 | |
| csrng_sec_cm | 5.000s | 127.311us | 5 | 5 | 100.00 | |
| sec_cm_ctr_drbg_ctr_redun | 705 | 705 | 100.00 | |||
| csrng_intr | 19.000s | 1568.323us | 200 | 200 | 100.00 | |
| csrng_err | 3.000s | 19.957us | 500 | 500 | 100.00 | |
| csrng_sec_cm | 5.000s | 127.311us | 5 | 5 | 100.00 | |
| sec_cm_gen_cmd_ctr_redun | 705 | 705 | 100.00 | |||
| csrng_intr | 19.000s | 1568.323us | 200 | 200 | 100.00 | |
| csrng_err | 3.000s | 19.957us | 500 | 500 | 100.00 | |
| csrng_sec_cm | 5.000s | 127.311us | 5 | 5 | 100.00 | |
| sec_cm_ctrl_mubi | 500 | 500 | 100.00 | |||
| csrng_alert | 42.000s | 3925.733us | 500 | 500 | 100.00 | |
| sec_cm_main_sm_ctr_local_esc | 700 | 700 | 100.00 | |||
| csrng_intr | 19.000s | 1568.323us | 200 | 200 | 100.00 | |
| csrng_err | 3.000s | 19.957us | 500 | 500 | 100.00 | |
| sec_cm_constants_lc_gated | 49 | 50 | 98.00 | |||
| csrng_stress_all | 773.000s | 67544.659us | 49 | 50 | 98.00 | |
| sec_cm_sw_genbits_bus_consistency | 500 | 500 | 100.00 | |||
| csrng_alert | 42.000s | 3925.733us | 500 | 500 | 100.00 | |
| sec_cm_tile_link_bus_integrity | 20 | 20 | 100.00 | |||
| csrng_tl_intg_err | 6.000s | 136.902us | 20 | 20 | 100.00 | |
| sec_cm_aes_cipher_fsm_sparse | 705 | 705 | 100.00 | |||
| csrng_intr | 19.000s | 1568.323us | 200 | 200 | 100.00 | |
| csrng_err | 3.000s | 19.957us | 500 | 500 | 100.00 | |
| csrng_sec_cm | 5.000s | 127.311us | 5 | 5 | 100.00 | |
| sec_cm_aes_cipher_fsm_redun | 700 | 700 | 100.00 | |||
| csrng_intr | 19.000s | 1568.323us | 200 | 200 | 100.00 | |
| csrng_err | 3.000s | 19.957us | 500 | 500 | 100.00 | |
| sec_cm_aes_cipher_ctrl_sparse | 700 | 700 | 100.00 | |||
| csrng_intr | 19.000s | 1568.323us | 200 | 200 | 100.00 | |
| csrng_err | 3.000s | 19.957us | 500 | 500 | 100.00 | |
| sec_cm_aes_cipher_fsm_local_esc | 700 | 700 | 100.00 | |||
| csrng_intr | 19.000s | 1568.323us | 200 | 200 | 100.00 | |
| csrng_err | 3.000s | 19.957us | 500 | 500 | 100.00 | |
| sec_cm_aes_cipher_ctr_redun | 705 | 705 | 100.00 | |||
| csrng_intr | 19.000s | 1568.323us | 200 | 200 | 100.00 | |
| csrng_err | 3.000s | 19.957us | 500 | 500 | 100.00 | |
| csrng_sec_cm | 5.000s | 127.311us | 5 | 5 | 100.00 | |
| sec_cm_aes_cipher_data_reg_local_esc | 700 | 700 | 100.00 | |||
| csrng_intr | 19.000s | 1568.323us | 200 | 200 | 100.00 | |
| csrng_err | 3.000s | 19.957us | 500 | 500 | 100.00 | |
| Testpoint | Test | Max Runtime | Sim Time | Pass | Total | % |
|---|---|---|---|---|---|---|
| stress_all_with_rand_reset | 10 | 10 | 100.00 | |||
| csrng_stress_all_with_rand_reset | 392.000s | 31656.100us | 10 | 10 | 100.00 | |
| Test | seed | line | log context | |
|---|---|---|---|---|
| UVM_ERROR (csrng_scoreboard.sv:293) [scoreboard] Check failed cmd_sts[SW_APP] == item.d_data[*:*] (* [*] vs * [*]) | ||||
| csrng_cmds | 29001246587815292993850074852292401279962781096992938461157933992788606274437 | 158 |
UVM_ERROR @ 365875659 ps: (csrng_scoreboard.sv:293) [uvm_test_top.env.scoreboard] Check failed cmd_sts[SW_APP] == item.d_data[5:3] (3 [0x3] vs 0 [0x0])
UVM_INFO @ 365875659 ps: (uvm_report_catcher.svh:705) [UVM/REPORT/CATCHER]
--- UVM Report catcher Summary ---
|
|
| UVM_ERROR (csrng_scoreboard.sv:166) [scoreboard] Check failed intr_pins[i] === (intr_en[i] & item.d_data[i]) (* [*] vs * [*]) Interrupt_pin: EntropyReq | ||||
| csrng_stress_all | 33922121490048675367912274607203833186920733677546205677010906981898390710997 | 146 |
UVM_ERROR @ 2207917390 ps: (csrng_scoreboard.sv:166) [uvm_test_top.env.scoreboard] Check failed intr_pins[i] === (intr_en[i] & item.d_data[i]) (0x1 [1] vs 0x0 [0]) Interrupt_pin: EntropyReq
UVM_INFO @ 2207917390 ps: (uvm_report_catcher.svh:705) [UVM/REPORT/CATCHER]
--- UVM Report catcher Summary ---
|
|