| V1 |
|
100.00% |
| V2 |
|
99.81% |
| V2S |
|
99.94% |
| V3 |
|
100.00% |
| Testpoint | Test | Max Runtime | Sim Time | Pass | Total | % |
|---|---|---|---|---|---|---|
| smoke | 50 | 50 | 100.00 | |||
| csrng_smoke | 8.000s | 116.120us | 50 | 50 | 100.00 | |
| csr_hw_reset | 5 | 5 | 100.00 | |||
| csrng_csr_hw_reset | 3.000s | 83.029us | 5 | 5 | 100.00 | |
| csr_rw | 20 | 20 | 100.00 | |||
| csrng_csr_rw | 3.000s | 19.911us | 20 | 20 | 100.00 | |
| csr_bit_bash | 5 | 5 | 100.00 | |||
| csrng_csr_bit_bash | 51.000s | 4389.768us | 5 | 5 | 100.00 | |
| csr_aliasing | 5 | 5 | 100.00 | |||
| csrng_csr_aliasing | 5.000s | 71.118us | 5 | 5 | 100.00 | |
| csr_mem_rw_with_rand_reset | 20 | 20 | 100.00 | |||
| csrng_csr_mem_rw_with_rand_reset | 3.000s | 79.583us | 20 | 20 | 100.00 | |
| regwen_csr_and_corresponding_lockable_csr | 25 | 25 | 100.00 | |||
| csrng_csr_rw | 3.000s | 19.911us | 20 | 20 | 100.00 | |
| csrng_csr_aliasing | 5.000s | 71.118us | 5 | 5 | 100.00 | |
| Testpoint | Test | Max Runtime | Sim Time | Pass | Total | % |
|---|---|---|---|---|---|---|
| interrupts | 200 | 200 | 100.00 | |||
| csrng_intr | 15.000s | 707.513us | 200 | 200 | 100.00 | |
| alerts | 500 | 500 | 100.00 | |||
| csrng_alert | 56.000s | 3567.092us | 500 | 500 | 100.00 | |
| err | 500 | 500 | 100.00 | |||
| csrng_err | 6.000s | 21.561us | 500 | 500 | 100.00 | |
| cmds | 50 | 50 | 100.00 | |||
| csrng_cmds | 706.000s | 72982.156us | 50 | 50 | 100.00 | |
| life cycle | 50 | 50 | 100.00 | |||
| csrng_cmds | 706.000s | 72982.156us | 50 | 50 | 100.00 | |
| stress_all | 47 | 50 | 94.00 | |||
| csrng_stress_all | 1253.000s | 81259.026us | 47 | 50 | 94.00 | |
| intr_test | 50 | 50 | 100.00 | |||
| csrng_intr_test | 3.000s | 61.599us | 50 | 50 | 100.00 | |
| alert_test | 50 | 50 | 100.00 | |||
| csrng_alert_test | 6.000s | 43.164us | 50 | 50 | 100.00 | |
| tl_d_oob_addr_access | 20 | 20 | 100.00 | |||
| csrng_tl_errors | 8.000s | 422.126us | 20 | 20 | 100.00 | |
| tl_d_illegal_access | 20 | 20 | 100.00 | |||
| csrng_tl_errors | 8.000s | 422.126us | 20 | 20 | 100.00 | |
| tl_d_outstanding_access | 50 | 50 | 100.00 | |||
| csrng_csr_hw_reset | 3.000s | 83.029us | 5 | 5 | 100.00 | |
| csrng_csr_rw | 3.000s | 19.911us | 20 | 20 | 100.00 | |
| csrng_csr_aliasing | 5.000s | 71.118us | 5 | 5 | 100.00 | |
| csrng_same_csr_outstanding | 6.000s | 406.203us | 20 | 20 | 100.00 | |
| tl_d_partial_access | 50 | 50 | 100.00 | |||
| csrng_csr_hw_reset | 3.000s | 83.029us | 5 | 5 | 100.00 | |
| csrng_csr_rw | 3.000s | 19.911us | 20 | 20 | 100.00 | |
| csrng_csr_aliasing | 5.000s | 71.118us | 5 | 5 | 100.00 | |
| csrng_same_csr_outstanding | 6.000s | 406.203us | 20 | 20 | 100.00 | |
| Testpoint | Test | Max Runtime | Sim Time | Pass | Total | % |
|---|---|---|---|---|---|---|
| tl_intg_err | 25 | 25 | 100.00 | |||
| csrng_sec_cm | 10.000s | 262.340us | 5 | 5 | 100.00 | |
| csrng_tl_intg_err | 11.000s | 495.773us | 20 | 20 | 100.00 | |
| sec_cm_config_regwen | 70 | 70 | 100.00 | |||
| csrng_regwen | 6.000s | 40.318us | 50 | 50 | 100.00 | |
| csrng_csr_rw | 3.000s | 19.911us | 20 | 20 | 100.00 | |
| sec_cm_config_mubi | 500 | 500 | 100.00 | |||
| csrng_alert | 56.000s | 3567.092us | 500 | 500 | 100.00 | |
| sec_cm_intersig_mubi | 47 | 50 | 94.00 | |||
| csrng_stress_all | 1253.000s | 81259.026us | 47 | 50 | 94.00 | |
| sec_cm_main_sm_fsm_sparse | 705 | 705 | 100.00 | |||
| csrng_intr | 15.000s | 707.513us | 200 | 200 | 100.00 | |
| csrng_err | 6.000s | 21.561us | 500 | 500 | 100.00 | |
| csrng_sec_cm | 10.000s | 262.340us | 5 | 5 | 100.00 | |
| sec_cm_cmd_stage_fsm_sparse | 705 | 705 | 100.00 | |||
| csrng_intr | 15.000s | 707.513us | 200 | 200 | 100.00 | |
| csrng_err | 6.000s | 21.561us | 500 | 500 | 100.00 | |
| csrng_sec_cm | 10.000s | 262.340us | 5 | 5 | 100.00 | |
| sec_cm_ctr_drbg_fsm_sparse | 705 | 705 | 100.00 | |||
| csrng_intr | 15.000s | 707.513us | 200 | 200 | 100.00 | |
| csrng_err | 6.000s | 21.561us | 500 | 500 | 100.00 | |
| csrng_sec_cm | 10.000s | 262.340us | 5 | 5 | 100.00 | |
| sec_cm_ctr_drbg_ctr_redun | 705 | 705 | 100.00 | |||
| csrng_intr | 15.000s | 707.513us | 200 | 200 | 100.00 | |
| csrng_err | 6.000s | 21.561us | 500 | 500 | 100.00 | |
| csrng_sec_cm | 10.000s | 262.340us | 5 | 5 | 100.00 | |
| sec_cm_gen_cmd_ctr_redun | 705 | 705 | 100.00 | |||
| csrng_intr | 15.000s | 707.513us | 200 | 200 | 100.00 | |
| csrng_err | 6.000s | 21.561us | 500 | 500 | 100.00 | |
| csrng_sec_cm | 10.000s | 262.340us | 5 | 5 | 100.00 | |
| sec_cm_ctrl_mubi | 500 | 500 | 100.00 | |||
| csrng_alert | 56.000s | 3567.092us | 500 | 500 | 100.00 | |
| sec_cm_main_sm_ctr_local_esc | 700 | 700 | 100.00 | |||
| csrng_intr | 15.000s | 707.513us | 200 | 200 | 100.00 | |
| csrng_err | 6.000s | 21.561us | 500 | 500 | 100.00 | |
| sec_cm_constants_lc_gated | 47 | 50 | 94.00 | |||
| csrng_stress_all | 1253.000s | 81259.026us | 47 | 50 | 94.00 | |
| sec_cm_sw_genbits_bus_consistency | 500 | 500 | 100.00 | |||
| csrng_alert | 56.000s | 3567.092us | 500 | 500 | 100.00 | |
| sec_cm_tile_link_bus_integrity | 20 | 20 | 100.00 | |||
| csrng_tl_intg_err | 11.000s | 495.773us | 20 | 20 | 100.00 | |
| sec_cm_aes_cipher_fsm_sparse | 705 | 705 | 100.00 | |||
| csrng_intr | 15.000s | 707.513us | 200 | 200 | 100.00 | |
| csrng_err | 6.000s | 21.561us | 500 | 500 | 100.00 | |
| csrng_sec_cm | 10.000s | 262.340us | 5 | 5 | 100.00 | |
| sec_cm_aes_cipher_fsm_redun | 700 | 700 | 100.00 | |||
| csrng_intr | 15.000s | 707.513us | 200 | 200 | 100.00 | |
| csrng_err | 6.000s | 21.561us | 500 | 500 | 100.00 | |
| sec_cm_aes_cipher_ctrl_sparse | 700 | 700 | 100.00 | |||
| csrng_intr | 15.000s | 707.513us | 200 | 200 | 100.00 | |
| csrng_err | 6.000s | 21.561us | 500 | 500 | 100.00 | |
| sec_cm_aes_cipher_fsm_local_esc | 700 | 700 | 100.00 | |||
| csrng_intr | 15.000s | 707.513us | 200 | 200 | 100.00 | |
| csrng_err | 6.000s | 21.561us | 500 | 500 | 100.00 | |
| sec_cm_aes_cipher_ctr_redun | 705 | 705 | 100.00 | |||
| csrng_intr | 15.000s | 707.513us | 200 | 200 | 100.00 | |
| csrng_err | 6.000s | 21.561us | 500 | 500 | 100.00 | |
| csrng_sec_cm | 10.000s | 262.340us | 5 | 5 | 100.00 | |
| sec_cm_aes_cipher_data_reg_local_esc | 700 | 700 | 100.00 | |||
| csrng_intr | 15.000s | 707.513us | 200 | 200 | 100.00 | |
| csrng_err | 6.000s | 21.561us | 500 | 500 | 100.00 | |
| Testpoint | Test | Max Runtime | Sim Time | Pass | Total | % |
|---|---|---|---|---|---|---|
| stress_all_with_rand_reset | 10 | 10 | 100.00 | |||
| csrng_stress_all_with_rand_reset | 576.000s | 49199.065us | 10 | 10 | 100.00 | |
| Test | seed | line | log context | |
|---|---|---|---|---|
| UVM_ERROR (csrng_scoreboard.sv:166) [scoreboard] Check failed intr_pins[i] === (intr_en[i] & item.d_data[i]) (* [*] vs * [*]) Interrupt_pin: EntropyReq | ||||
| csrng_stress_all | 48283387070560053625610658546234719670800730033384001592912235266836486337129 | 148 |
UVM_ERROR @ 10858579742 ps: (csrng_scoreboard.sv:166) [uvm_test_top.env.scoreboard] Check failed intr_pins[i] === (intr_en[i] & item.d_data[i]) (0x1 [1] vs 0x0 [0]) Interrupt_pin: EntropyReq
UVM_INFO @ 10858579742 ps: (uvm_report_catcher.svh:705) [UVM/REPORT/CATCHER]
--- UVM Report catcher Summary ---
|
|
| csrng_stress_all | 50688081636181571505603064763737608292289628526907477651875697521476420076519 | 148 |
UVM_ERROR @ 6949449607 ps: (csrng_scoreboard.sv:166) [uvm_test_top.env.scoreboard] Check failed intr_pins[i] === (intr_en[i] & item.d_data[i]) (0x1 [1] vs 0x0 [0]) Interrupt_pin: EntropyReq
UVM_INFO @ 6949449607 ps: (uvm_report_catcher.svh:705) [UVM/REPORT/CATCHER]
--- UVM Report catcher Summary ---
|
|
| csrng_stress_all | 19779471610602352880947407383385484912309416202585489031858540578278940944536 | 159 |
UVM_ERROR @ 2554180541 ps: (csrng_scoreboard.sv:166) [uvm_test_top.env.scoreboard] Check failed intr_pins[i] === (intr_en[i] & item.d_data[i]) (0x1 [1] vs 0x0 [0]) Interrupt_pin: EntropyReq
UVM_INFO @ 2554180541 ps: (uvm_report_catcher.svh:705) [UVM/REPORT/CATCHER]
--- UVM Report catcher Summary ---
|
|