Simulation Results: csrng

 
09/01/2026 17:01:39 sha: a18de42 json Branch: master Tool: xcelium [unknown]
Coverage statistics
  • Total
  • 94.46 %
  • code
  • 96.32 %
  • assert
  • 95.85 %
  • func
  • 91.21 %
  • block
  • 98.72 %
  • line
  • 99.61 %
  • branch
  • 96.79 %
  • toggle
  • 93.64 %
  • FSM
  • 95.24 %
Validation stages
V1
100.00%
V2
99.94%
V2S
99.98%
V3
100.00%
Testpoint Test Max Runtime Sim Time Pass Total %
smoke 50 50 100.00
csrng_smoke 5.000s 176.881us 50 50 100.00
csr_hw_reset 5 5 100.00
csrng_csr_hw_reset 3.000s 46.827us 5 5 100.00
csr_rw 20 20 100.00
csrng_csr_rw 3.000s 36.409us 20 20 100.00
csr_bit_bash 5 5 100.00
csrng_csr_bit_bash 20.000s 1057.587us 5 5 100.00
csr_aliasing 5 5 100.00
csrng_csr_aliasing 6.000s 324.964us 5 5 100.00
csr_mem_rw_with_rand_reset 20 20 100.00
csrng_csr_mem_rw_with_rand_reset 4.000s 125.738us 20 20 100.00
regwen_csr_and_corresponding_lockable_csr 25 25 100.00
csrng_csr_rw 3.000s 36.409us 20 20 100.00
csrng_csr_aliasing 6.000s 324.964us 5 5 100.00
Testpoint Test Max Runtime Sim Time Pass Total %
interrupts 200 200 100.00
csrng_intr 21.000s 1548.736us 200 200 100.00
alerts 500 500 100.00
csrng_alert 51.000s 3378.124us 500 500 100.00
err 500 500 100.00
csrng_err 3.000s 69.543us 500 500 100.00
cmds 50 50 100.00
csrng_cmds 726.000s 75514.868us 50 50 100.00
life cycle 50 50 100.00
csrng_cmds 726.000s 75514.868us 50 50 100.00
stress_all 49 50 98.00
csrng_stress_all 922.000s 52220.535us 49 50 98.00
intr_test 50 50 100.00
csrng_intr_test 3.000s 16.479us 50 50 100.00
alert_test 50 50 100.00
csrng_alert_test 5.000s 182.428us 50 50 100.00
tl_d_oob_addr_access 20 20 100.00
csrng_tl_errors 13.000s 936.457us 20 20 100.00
tl_d_illegal_access 20 20 100.00
csrng_tl_errors 13.000s 936.457us 20 20 100.00
tl_d_outstanding_access 50 50 100.00
csrng_csr_hw_reset 3.000s 46.827us 5 5 100.00
csrng_csr_rw 3.000s 36.409us 20 20 100.00
csrng_csr_aliasing 6.000s 324.964us 5 5 100.00
csrng_same_csr_outstanding 7.000s 503.197us 20 20 100.00
tl_d_partial_access 50 50 100.00
csrng_csr_hw_reset 3.000s 46.827us 5 5 100.00
csrng_csr_rw 3.000s 36.409us 20 20 100.00
csrng_csr_aliasing 6.000s 324.964us 5 5 100.00
csrng_same_csr_outstanding 7.000s 503.197us 20 20 100.00
Testpoint Test Max Runtime Sim Time Pass Total %
tl_intg_err 25 25 100.00
csrng_tl_intg_err 12.000s 361.867us 20 20 100.00
csrng_sec_cm 25.000s 663.542us 5 5 100.00
sec_cm_config_regwen 70 70 100.00
csrng_csr_rw 3.000s 36.409us 20 20 100.00
csrng_regwen 4.000s 71.035us 50 50 100.00
sec_cm_config_mubi 500 500 100.00
csrng_alert 51.000s 3378.124us 500 500 100.00
sec_cm_intersig_mubi 49 50 98.00
csrng_stress_all 922.000s 52220.535us 49 50 98.00
sec_cm_main_sm_fsm_sparse 705 705 100.00
csrng_intr 21.000s 1548.736us 200 200 100.00
csrng_err 3.000s 69.543us 500 500 100.00
csrng_sec_cm 25.000s 663.542us 5 5 100.00
sec_cm_cmd_stage_fsm_sparse 705 705 100.00
csrng_intr 21.000s 1548.736us 200 200 100.00
csrng_err 3.000s 69.543us 500 500 100.00
csrng_sec_cm 25.000s 663.542us 5 5 100.00
sec_cm_ctr_drbg_fsm_sparse 705 705 100.00
csrng_intr 21.000s 1548.736us 200 200 100.00
csrng_err 3.000s 69.543us 500 500 100.00
csrng_sec_cm 25.000s 663.542us 5 5 100.00
sec_cm_ctr_drbg_ctr_redun 705 705 100.00
csrng_intr 21.000s 1548.736us 200 200 100.00
csrng_err 3.000s 69.543us 500 500 100.00
csrng_sec_cm 25.000s 663.542us 5 5 100.00
sec_cm_gen_cmd_ctr_redun 705 705 100.00
csrng_intr 21.000s 1548.736us 200 200 100.00
csrng_err 3.000s 69.543us 500 500 100.00
csrng_sec_cm 25.000s 663.542us 5 5 100.00
sec_cm_ctrl_mubi 500 500 100.00
csrng_alert 51.000s 3378.124us 500 500 100.00
sec_cm_main_sm_ctr_local_esc 700 700 100.00
csrng_intr 21.000s 1548.736us 200 200 100.00
csrng_err 3.000s 69.543us 500 500 100.00
sec_cm_constants_lc_gated 49 50 98.00
csrng_stress_all 922.000s 52220.535us 49 50 98.00
sec_cm_sw_genbits_bus_consistency 500 500 100.00
csrng_alert 51.000s 3378.124us 500 500 100.00
sec_cm_tile_link_bus_integrity 20 20 100.00
csrng_tl_intg_err 12.000s 361.867us 20 20 100.00
sec_cm_aes_cipher_fsm_sparse 705 705 100.00
csrng_intr 21.000s 1548.736us 200 200 100.00
csrng_err 3.000s 69.543us 500 500 100.00
csrng_sec_cm 25.000s 663.542us 5 5 100.00
sec_cm_aes_cipher_fsm_redun 700 700 100.00
csrng_intr 21.000s 1548.736us 200 200 100.00
csrng_err 3.000s 69.543us 500 500 100.00
sec_cm_aes_cipher_ctrl_sparse 700 700 100.00
csrng_intr 21.000s 1548.736us 200 200 100.00
csrng_err 3.000s 69.543us 500 500 100.00
sec_cm_aes_cipher_fsm_local_esc 700 700 100.00
csrng_intr 21.000s 1548.736us 200 200 100.00
csrng_err 3.000s 69.543us 500 500 100.00
sec_cm_aes_cipher_ctr_redun 705 705 100.00
csrng_intr 21.000s 1548.736us 200 200 100.00
csrng_err 3.000s 69.543us 500 500 100.00
csrng_sec_cm 25.000s 663.542us 5 5 100.00
sec_cm_aes_cipher_data_reg_local_esc 700 700 100.00
csrng_intr 21.000s 1548.736us 200 200 100.00
csrng_err 3.000s 69.543us 500 500 100.00
Testpoint Test Max Runtime Sim Time Pass Total %
stress_all_with_rand_reset 10 10 100.00
csrng_stress_all_with_rand_reset 301.000s 25553.678us 10 10 100.00

Error Messages

   Test seed line log context
UVM_ERROR (csrng_scoreboard.sv:166) [scoreboard] Check failed intr_pins[i] === (intr_en[i] & item.d_data[i]) (* [*] vs * [*]) Interrupt_pin: EntropyReq
csrng_stress_all 37930128759400807309683973483066024806035602126094150935659238566804141667166 148
UVM_ERROR @ 48139851 ps: (csrng_scoreboard.sv:166) [uvm_test_top.env.scoreboard] Check failed intr_pins[i] === (intr_en[i] & item.d_data[i]) (0x1 [1] vs 0x0 [0]) Interrupt_pin: EntropyReq
UVM_INFO @ 48139851 ps: (uvm_report_catcher.svh:705) [UVM/REPORT/CATCHER]
--- UVM Report catcher Summary ---