| V1 |
smoke |
rom_ctrl_smoke |
8.400s |
1.101ms |
2 |
2 |
100.00 |
| V1 |
csr_hw_reset |
rom_ctrl_csr_hw_reset |
13.360s |
219.415us |
5 |
5 |
100.00 |
| V1 |
csr_rw |
rom_ctrl_csr_rw |
11.250s |
1.036ms |
20 |
20 |
100.00 |
| V1 |
csr_bit_bash |
rom_ctrl_csr_bit_bash |
10.060s |
1.026ms |
5 |
5 |
100.00 |
| V1 |
csr_aliasing |
rom_ctrl_csr_aliasing |
14.990s |
3.806ms |
5 |
5 |
100.00 |
| V1 |
csr_mem_rw_with_rand_reset |
rom_ctrl_csr_mem_rw_with_rand_reset |
16.170s |
4.185ms |
20 |
20 |
100.00 |
| V1 |
regwen_csr_and_corresponding_lockable_csr |
rom_ctrl_csr_rw |
11.250s |
1.036ms |
20 |
20 |
100.00 |
|
|
rom_ctrl_csr_aliasing |
14.990s |
3.806ms |
5 |
5 |
100.00 |
| V1 |
mem_walk |
rom_ctrl_mem_walk |
9.690s |
212.030us |
5 |
5 |
100.00 |
| V1 |
mem_partial_access |
rom_ctrl_mem_partial_access |
10.540s |
4.143ms |
5 |
5 |
100.00 |
| V1 |
|
TOTAL |
|
|
67 |
67 |
100.00 |
| V2 |
max_throughput_chk |
rom_ctrl_max_throughput_chk |
8.900s |
374.810us |
2 |
2 |
100.00 |
| V2 |
stress_all |
rom_ctrl_stress_all |
45.900s |
743.342us |
20 |
20 |
100.00 |
| V2 |
kmac_err_chk |
rom_ctrl_kmac_err_chk |
15.350s |
564.926us |
2 |
2 |
100.00 |
| V2 |
alert_test |
rom_ctrl_alert_test |
16.120s |
4.120ms |
50 |
50 |
100.00 |
| V2 |
tl_d_oob_addr_access |
rom_ctrl_tl_errors |
16.720s |
359.988us |
20 |
20 |
100.00 |
| V2 |
tl_d_illegal_access |
rom_ctrl_tl_errors |
16.720s |
359.988us |
20 |
20 |
100.00 |
| V2 |
tl_d_outstanding_access |
rom_ctrl_csr_hw_reset |
13.360s |
219.415us |
5 |
5 |
100.00 |
|
|
rom_ctrl_csr_rw |
11.250s |
1.036ms |
20 |
20 |
100.00 |
|
|
rom_ctrl_csr_aliasing |
14.990s |
3.806ms |
5 |
5 |
100.00 |
|
|
rom_ctrl_same_csr_outstanding |
14.110s |
303.065us |
20 |
20 |
100.00 |
| V2 |
tl_d_partial_access |
rom_ctrl_csr_hw_reset |
13.360s |
219.415us |
5 |
5 |
100.00 |
|
|
rom_ctrl_csr_rw |
11.250s |
1.036ms |
20 |
20 |
100.00 |
|
|
rom_ctrl_csr_aliasing |
14.990s |
3.806ms |
5 |
5 |
100.00 |
|
|
rom_ctrl_same_csr_outstanding |
14.110s |
303.065us |
20 |
20 |
100.00 |
| V2 |
|
TOTAL |
|
|
114 |
114 |
100.00 |
| V2S |
corrupt_sig_fatal_chk |
rom_ctrl_corrupt_sig_fatal_chk |
4.766m |
7.177ms |
20 |
20 |
100.00 |
| V2S |
passthru_mem_tl_intg_err |
rom_ctrl_passthru_mem_tl_intg_err |
46.130s |
1.901ms |
20 |
20 |
100.00 |
| V2S |
tl_intg_err |
rom_ctrl_sec_cm |
6.551m |
1.228ms |
5 |
5 |
100.00 |
|
|
rom_ctrl_tl_intg_err |
1.321m |
3.668ms |
20 |
20 |
100.00 |
| V2S |
prim_fsm_check |
rom_ctrl_sec_cm |
6.551m |
1.228ms |
5 |
5 |
100.00 |
| V2S |
prim_count_check |
rom_ctrl_sec_cm |
6.551m |
1.228ms |
5 |
5 |
100.00 |
| V2S |
sec_cm_checker_ctr_consistency |
rom_ctrl_corrupt_sig_fatal_chk |
4.766m |
7.177ms |
20 |
20 |
100.00 |
| V2S |
sec_cm_checker_ctrl_flow_consistency |
rom_ctrl_corrupt_sig_fatal_chk |
4.766m |
7.177ms |
20 |
20 |
100.00 |
| V2S |
sec_cm_checker_fsm_local_esc |
rom_ctrl_corrupt_sig_fatal_chk |
4.766m |
7.177ms |
20 |
20 |
100.00 |
| V2S |
sec_cm_compare_ctrl_flow_consistency |
rom_ctrl_corrupt_sig_fatal_chk |
4.766m |
7.177ms |
20 |
20 |
100.00 |
| V2S |
sec_cm_compare_ctr_consistency |
rom_ctrl_corrupt_sig_fatal_chk |
4.766m |
7.177ms |
20 |
20 |
100.00 |
| V2S |
sec_cm_compare_ctr_redun |
rom_ctrl_sec_cm |
6.551m |
1.228ms |
5 |
5 |
100.00 |
| V2S |
sec_cm_fsm_sparse |
rom_ctrl_sec_cm |
6.551m |
1.228ms |
5 |
5 |
100.00 |
| V2S |
sec_cm_mem_scramble |
rom_ctrl_smoke |
8.400s |
1.101ms |
2 |
2 |
100.00 |
| V2S |
sec_cm_mem_digest |
rom_ctrl_smoke |
8.400s |
1.101ms |
2 |
2 |
100.00 |
| V2S |
sec_cm_intersig_mubi |
rom_ctrl_smoke |
8.400s |
1.101ms |
2 |
2 |
100.00 |
| V2S |
sec_cm_bus_integrity |
rom_ctrl_tl_intg_err |
1.321m |
3.668ms |
20 |
20 |
100.00 |
| V2S |
sec_cm_bus_local_esc |
rom_ctrl_corrupt_sig_fatal_chk |
4.766m |
7.177ms |
20 |
20 |
100.00 |
|
|
rom_ctrl_kmac_err_chk |
15.350s |
564.926us |
2 |
2 |
100.00 |
| V2S |
sec_cm_mux_mubi |
rom_ctrl_corrupt_sig_fatal_chk |
4.766m |
7.177ms |
20 |
20 |
100.00 |
| V2S |
sec_cm_mux_consistency |
rom_ctrl_corrupt_sig_fatal_chk |
4.766m |
7.177ms |
20 |
20 |
100.00 |
| V2S |
sec_cm_ctrl_redun |
rom_ctrl_corrupt_sig_fatal_chk |
4.766m |
7.177ms |
20 |
20 |
100.00 |
| V2S |
sec_cm_ctrl_mem_integrity |
rom_ctrl_passthru_mem_tl_intg_err |
46.130s |
1.901ms |
20 |
20 |
100.00 |
| V2S |
sec_cm_tlul_fifo_ctr_redun |
rom_ctrl_sec_cm |
6.551m |
1.228ms |
5 |
5 |
100.00 |
| V2S |
|
TOTAL |
|
|
65 |
65 |
100.00 |
| V3 |
stress_all_with_rand_reset |
rom_ctrl_stress_all_with_rand_reset |
4.718m |
8.270ms |
20 |
20 |
100.00 |
| V3 |
|
TOTAL |
|
|
20 |
20 |
100.00 |
|
|
TOTAL |
|
|
266 |
266 |
100.00 |