| V1 |
smoke |
rom_ctrl_smoke |
10.740s |
755.246us |
2 |
2 |
100.00 |
| V1 |
csr_hw_reset |
rom_ctrl_csr_hw_reset |
14.990s |
1.039ms |
5 |
5 |
100.00 |
| V1 |
csr_rw |
rom_ctrl_csr_rw |
12.260s |
291.347us |
20 |
20 |
100.00 |
| V1 |
csr_bit_bash |
rom_ctrl_csr_bit_bash |
12.700s |
2.002ms |
5 |
5 |
100.00 |
| V1 |
csr_aliasing |
rom_ctrl_csr_aliasing |
8.660s |
218.175us |
5 |
5 |
100.00 |
| V1 |
csr_mem_rw_with_rand_reset |
rom_ctrl_csr_mem_rw_with_rand_reset |
12.890s |
322.658us |
20 |
20 |
100.00 |
| V1 |
regwen_csr_and_corresponding_lockable_csr |
rom_ctrl_csr_rw |
12.260s |
291.347us |
20 |
20 |
100.00 |
|
|
rom_ctrl_csr_aliasing |
8.660s |
218.175us |
5 |
5 |
100.00 |
| V1 |
mem_walk |
rom_ctrl_mem_walk |
15.230s |
3.949ms |
5 |
5 |
100.00 |
| V1 |
mem_partial_access |
rom_ctrl_mem_partial_access |
9.380s |
700.880us |
5 |
5 |
100.00 |
| V1 |
|
TOTAL |
|
|
67 |
67 |
100.00 |
| V2 |
max_throughput_chk |
rom_ctrl_max_throughput_chk |
12.790s |
260.029us |
2 |
2 |
100.00 |
| V2 |
stress_all |
rom_ctrl_stress_all |
47.220s |
2.554ms |
20 |
20 |
100.00 |
| V2 |
kmac_err_chk |
rom_ctrl_kmac_err_chk |
32.060s |
2.079ms |
2 |
2 |
100.00 |
| V2 |
alert_test |
rom_ctrl_alert_test |
13.240s |
2.037ms |
50 |
50 |
100.00 |
| V2 |
tl_d_oob_addr_access |
rom_ctrl_tl_errors |
16.220s |
1.071ms |
20 |
20 |
100.00 |
| V2 |
tl_d_illegal_access |
rom_ctrl_tl_errors |
16.220s |
1.071ms |
20 |
20 |
100.00 |
| V2 |
tl_d_outstanding_access |
rom_ctrl_csr_hw_reset |
14.990s |
1.039ms |
5 |
5 |
100.00 |
|
|
rom_ctrl_csr_rw |
12.260s |
291.347us |
20 |
20 |
100.00 |
|
|
rom_ctrl_csr_aliasing |
8.660s |
218.175us |
5 |
5 |
100.00 |
|
|
rom_ctrl_same_csr_outstanding |
14.800s |
4.190ms |
20 |
20 |
100.00 |
| V2 |
tl_d_partial_access |
rom_ctrl_csr_hw_reset |
14.990s |
1.039ms |
5 |
5 |
100.00 |
|
|
rom_ctrl_csr_rw |
12.260s |
291.347us |
20 |
20 |
100.00 |
|
|
rom_ctrl_csr_aliasing |
8.660s |
218.175us |
5 |
5 |
100.00 |
|
|
rom_ctrl_same_csr_outstanding |
14.800s |
4.190ms |
20 |
20 |
100.00 |
| V2 |
|
TOTAL |
|
|
114 |
114 |
100.00 |
| V2S |
corrupt_sig_fatal_chk |
rom_ctrl_corrupt_sig_fatal_chk |
3.539m |
6.904ms |
20 |
20 |
100.00 |
| V2S |
passthru_mem_tl_intg_err |
rom_ctrl_passthru_mem_tl_intg_err |
47.090s |
1.561ms |
20 |
20 |
100.00 |
| V2S |
tl_intg_err |
rom_ctrl_sec_cm |
7.745m |
979.618us |
5 |
5 |
100.00 |
|
|
rom_ctrl_tl_intg_err |
1.784m |
456.563us |
20 |
20 |
100.00 |
| V2S |
prim_fsm_check |
rom_ctrl_sec_cm |
7.745m |
979.618us |
5 |
5 |
100.00 |
| V2S |
prim_count_check |
rom_ctrl_sec_cm |
7.745m |
979.618us |
5 |
5 |
100.00 |
| V2S |
sec_cm_checker_ctr_consistency |
rom_ctrl_corrupt_sig_fatal_chk |
3.539m |
6.904ms |
20 |
20 |
100.00 |
| V2S |
sec_cm_checker_ctrl_flow_consistency |
rom_ctrl_corrupt_sig_fatal_chk |
3.539m |
6.904ms |
20 |
20 |
100.00 |
| V2S |
sec_cm_checker_fsm_local_esc |
rom_ctrl_corrupt_sig_fatal_chk |
3.539m |
6.904ms |
20 |
20 |
100.00 |
| V2S |
sec_cm_compare_ctrl_flow_consistency |
rom_ctrl_corrupt_sig_fatal_chk |
3.539m |
6.904ms |
20 |
20 |
100.00 |
| V2S |
sec_cm_compare_ctr_consistency |
rom_ctrl_corrupt_sig_fatal_chk |
3.539m |
6.904ms |
20 |
20 |
100.00 |
| V2S |
sec_cm_compare_ctr_redun |
rom_ctrl_sec_cm |
7.745m |
979.618us |
5 |
5 |
100.00 |
| V2S |
sec_cm_fsm_sparse |
rom_ctrl_sec_cm |
7.745m |
979.618us |
5 |
5 |
100.00 |
| V2S |
sec_cm_mem_scramble |
rom_ctrl_smoke |
10.740s |
755.246us |
2 |
2 |
100.00 |
| V2S |
sec_cm_mem_digest |
rom_ctrl_smoke |
10.740s |
755.246us |
2 |
2 |
100.00 |
| V2S |
sec_cm_intersig_mubi |
rom_ctrl_smoke |
10.740s |
755.246us |
2 |
2 |
100.00 |
| V2S |
sec_cm_bus_integrity |
rom_ctrl_tl_intg_err |
1.784m |
456.563us |
20 |
20 |
100.00 |
| V2S |
sec_cm_bus_local_esc |
rom_ctrl_corrupt_sig_fatal_chk |
3.539m |
6.904ms |
20 |
20 |
100.00 |
|
|
rom_ctrl_kmac_err_chk |
32.060s |
2.079ms |
2 |
2 |
100.00 |
| V2S |
sec_cm_mux_mubi |
rom_ctrl_corrupt_sig_fatal_chk |
3.539m |
6.904ms |
20 |
20 |
100.00 |
| V2S |
sec_cm_mux_consistency |
rom_ctrl_corrupt_sig_fatal_chk |
3.539m |
6.904ms |
20 |
20 |
100.00 |
| V2S |
sec_cm_ctrl_redun |
rom_ctrl_corrupt_sig_fatal_chk |
3.539m |
6.904ms |
20 |
20 |
100.00 |
| V2S |
sec_cm_ctrl_mem_integrity |
rom_ctrl_passthru_mem_tl_intg_err |
47.090s |
1.561ms |
20 |
20 |
100.00 |
| V2S |
sec_cm_tlul_fifo_ctr_redun |
rom_ctrl_sec_cm |
7.745m |
979.618us |
5 |
5 |
100.00 |
| V2S |
|
TOTAL |
|
|
65 |
65 |
100.00 |
| V3 |
stress_all_with_rand_reset |
rom_ctrl_stress_all_with_rand_reset |
6.229m |
4.480ms |
20 |
20 |
100.00 |
| V3 |
|
TOTAL |
|
|
20 |
20 |
100.00 |
|
|
TOTAL |
|
|
266 |
266 |
100.00 |