| V1 |
smoke |
rom_ctrl_smoke |
8.870s |
570.608us |
2 |
2 |
100.00 |
| V1 |
csr_hw_reset |
rom_ctrl_csr_hw_reset |
14.950s |
1.434ms |
5 |
5 |
100.00 |
| V1 |
csr_rw |
rom_ctrl_csr_rw |
13.200s |
3.984ms |
20 |
20 |
100.00 |
| V1 |
csr_bit_bash |
rom_ctrl_csr_bit_bash |
12.590s |
305.703us |
5 |
5 |
100.00 |
| V1 |
csr_aliasing |
rom_ctrl_csr_aliasing |
10.400s |
208.405us |
5 |
5 |
100.00 |
| V1 |
csr_mem_rw_with_rand_reset |
rom_ctrl_csr_mem_rw_with_rand_reset |
12.540s |
324.403us |
20 |
20 |
100.00 |
| V1 |
regwen_csr_and_corresponding_lockable_csr |
rom_ctrl_csr_rw |
13.200s |
3.984ms |
20 |
20 |
100.00 |
|
|
rom_ctrl_csr_aliasing |
10.400s |
208.405us |
5 |
5 |
100.00 |
| V1 |
mem_walk |
rom_ctrl_mem_walk |
11.290s |
687.362us |
5 |
5 |
100.00 |
| V1 |
mem_partial_access |
rom_ctrl_mem_partial_access |
11.150s |
546.244us |
5 |
5 |
100.00 |
| V1 |
|
TOTAL |
|
|
67 |
67 |
100.00 |
| V2 |
max_throughput_chk |
rom_ctrl_max_throughput_chk |
13.260s |
377.868us |
2 |
2 |
100.00 |
| V2 |
stress_all |
rom_ctrl_stress_all |
49.530s |
1.106ms |
20 |
20 |
100.00 |
| V2 |
kmac_err_chk |
rom_ctrl_kmac_err_chk |
25.400s |
566.175us |
2 |
2 |
100.00 |
| V2 |
alert_test |
rom_ctrl_alert_test |
16.320s |
14.110ms |
50 |
50 |
100.00 |
| V2 |
tl_d_oob_addr_access |
rom_ctrl_tl_errors |
17.050s |
2.042ms |
20 |
20 |
100.00 |
| V2 |
tl_d_illegal_access |
rom_ctrl_tl_errors |
17.050s |
2.042ms |
20 |
20 |
100.00 |
| V2 |
tl_d_outstanding_access |
rom_ctrl_csr_hw_reset |
14.950s |
1.434ms |
5 |
5 |
100.00 |
|
|
rom_ctrl_csr_rw |
13.200s |
3.984ms |
20 |
20 |
100.00 |
|
|
rom_ctrl_csr_aliasing |
10.400s |
208.405us |
5 |
5 |
100.00 |
|
|
rom_ctrl_same_csr_outstanding |
16.650s |
1.038ms |
20 |
20 |
100.00 |
| V2 |
tl_d_partial_access |
rom_ctrl_csr_hw_reset |
14.950s |
1.434ms |
5 |
5 |
100.00 |
|
|
rom_ctrl_csr_rw |
13.200s |
3.984ms |
20 |
20 |
100.00 |
|
|
rom_ctrl_csr_aliasing |
10.400s |
208.405us |
5 |
5 |
100.00 |
|
|
rom_ctrl_same_csr_outstanding |
16.650s |
1.038ms |
20 |
20 |
100.00 |
| V2 |
|
TOTAL |
|
|
114 |
114 |
100.00 |
| V2S |
corrupt_sig_fatal_chk |
rom_ctrl_corrupt_sig_fatal_chk |
3.181m |
25.820ms |
20 |
20 |
100.00 |
| V2S |
passthru_mem_tl_intg_err |
rom_ctrl_passthru_mem_tl_intg_err |
1.441m |
18.649ms |
20 |
20 |
100.00 |
| V2S |
tl_intg_err |
rom_ctrl_sec_cm |
6.391m |
1.102ms |
5 |
5 |
100.00 |
|
|
rom_ctrl_tl_intg_err |
1.728m |
1.327ms |
20 |
20 |
100.00 |
| V2S |
prim_fsm_check |
rom_ctrl_sec_cm |
6.391m |
1.102ms |
5 |
5 |
100.00 |
| V2S |
prim_count_check |
rom_ctrl_sec_cm |
6.391m |
1.102ms |
5 |
5 |
100.00 |
| V2S |
sec_cm_checker_ctr_consistency |
rom_ctrl_corrupt_sig_fatal_chk |
3.181m |
25.820ms |
20 |
20 |
100.00 |
| V2S |
sec_cm_checker_ctrl_flow_consistency |
rom_ctrl_corrupt_sig_fatal_chk |
3.181m |
25.820ms |
20 |
20 |
100.00 |
| V2S |
sec_cm_checker_fsm_local_esc |
rom_ctrl_corrupt_sig_fatal_chk |
3.181m |
25.820ms |
20 |
20 |
100.00 |
| V2S |
sec_cm_compare_ctrl_flow_consistency |
rom_ctrl_corrupt_sig_fatal_chk |
3.181m |
25.820ms |
20 |
20 |
100.00 |
| V2S |
sec_cm_compare_ctr_consistency |
rom_ctrl_corrupt_sig_fatal_chk |
3.181m |
25.820ms |
20 |
20 |
100.00 |
| V2S |
sec_cm_compare_ctr_redun |
rom_ctrl_sec_cm |
6.391m |
1.102ms |
5 |
5 |
100.00 |
| V2S |
sec_cm_fsm_sparse |
rom_ctrl_sec_cm |
6.391m |
1.102ms |
5 |
5 |
100.00 |
| V2S |
sec_cm_mem_scramble |
rom_ctrl_smoke |
8.870s |
570.608us |
2 |
2 |
100.00 |
| V2S |
sec_cm_mem_digest |
rom_ctrl_smoke |
8.870s |
570.608us |
2 |
2 |
100.00 |
| V2S |
sec_cm_intersig_mubi |
rom_ctrl_smoke |
8.870s |
570.608us |
2 |
2 |
100.00 |
| V2S |
sec_cm_bus_integrity |
rom_ctrl_tl_intg_err |
1.728m |
1.327ms |
20 |
20 |
100.00 |
| V2S |
sec_cm_bus_local_esc |
rom_ctrl_corrupt_sig_fatal_chk |
3.181m |
25.820ms |
20 |
20 |
100.00 |
|
|
rom_ctrl_kmac_err_chk |
25.400s |
566.175us |
2 |
2 |
100.00 |
| V2S |
sec_cm_mux_mubi |
rom_ctrl_corrupt_sig_fatal_chk |
3.181m |
25.820ms |
20 |
20 |
100.00 |
| V2S |
sec_cm_mux_consistency |
rom_ctrl_corrupt_sig_fatal_chk |
3.181m |
25.820ms |
20 |
20 |
100.00 |
| V2S |
sec_cm_ctrl_redun |
rom_ctrl_corrupt_sig_fatal_chk |
3.181m |
25.820ms |
20 |
20 |
100.00 |
| V2S |
sec_cm_ctrl_mem_integrity |
rom_ctrl_passthru_mem_tl_intg_err |
1.441m |
18.649ms |
20 |
20 |
100.00 |
| V2S |
sec_cm_tlul_fifo_ctr_redun |
rom_ctrl_sec_cm |
6.391m |
1.102ms |
5 |
5 |
100.00 |
| V2S |
|
TOTAL |
|
|
65 |
65 |
100.00 |
| V3 |
stress_all_with_rand_reset |
rom_ctrl_stress_all_with_rand_reset |
4.949m |
25.968ms |
20 |
20 |
100.00 |
| V3 |
|
TOTAL |
|
|
20 |
20 |
100.00 |
|
|
TOTAL |
|
|
266 |
266 |
100.00 |