| V1 |
smoke |
rom_ctrl_smoke |
13.140s |
582.432us |
2 |
2 |
100.00 |
| V1 |
csr_hw_reset |
rom_ctrl_csr_hw_reset |
16.800s |
311.352us |
5 |
5 |
100.00 |
| V1 |
csr_rw |
rom_ctrl_csr_rw |
11.020s |
299.526us |
20 |
20 |
100.00 |
| V1 |
csr_bit_bash |
rom_ctrl_csr_bit_bash |
10.840s |
303.404us |
5 |
5 |
100.00 |
| V1 |
csr_aliasing |
rom_ctrl_csr_aliasing |
9.570s |
308.447us |
5 |
5 |
100.00 |
| V1 |
csr_mem_rw_with_rand_reset |
rom_ctrl_csr_mem_rw_with_rand_reset |
12.430s |
324.044us |
20 |
20 |
100.00 |
| V1 |
regwen_csr_and_corresponding_lockable_csr |
rom_ctrl_csr_rw |
11.020s |
299.526us |
20 |
20 |
100.00 |
|
|
rom_ctrl_csr_aliasing |
9.570s |
308.447us |
5 |
5 |
100.00 |
| V1 |
mem_walk |
rom_ctrl_mem_walk |
10.210s |
1.068ms |
5 |
5 |
100.00 |
| V1 |
mem_partial_access |
rom_ctrl_mem_partial_access |
13.580s |
2.048ms |
5 |
5 |
100.00 |
| V1 |
|
TOTAL |
|
|
67 |
67 |
100.00 |
| V2 |
max_throughput_chk |
rom_ctrl_max_throughput_chk |
11.430s |
1.061ms |
2 |
2 |
100.00 |
| V2 |
stress_all |
rom_ctrl_stress_all |
46.390s |
1.112ms |
20 |
20 |
100.00 |
| V2 |
kmac_err_chk |
rom_ctrl_kmac_err_chk |
20.150s |
1.059ms |
2 |
2 |
100.00 |
| V2 |
alert_test |
rom_ctrl_alert_test |
11.510s |
297.742us |
50 |
50 |
100.00 |
| V2 |
tl_d_oob_addr_access |
rom_ctrl_tl_errors |
17.930s |
3.979ms |
20 |
20 |
100.00 |
| V2 |
tl_d_illegal_access |
rom_ctrl_tl_errors |
17.930s |
3.979ms |
20 |
20 |
100.00 |
| V2 |
tl_d_outstanding_access |
rom_ctrl_csr_hw_reset |
16.800s |
311.352us |
5 |
5 |
100.00 |
|
|
rom_ctrl_csr_rw |
11.020s |
299.526us |
20 |
20 |
100.00 |
|
|
rom_ctrl_csr_aliasing |
9.570s |
308.447us |
5 |
5 |
100.00 |
|
|
rom_ctrl_same_csr_outstanding |
14.090s |
1.003ms |
20 |
20 |
100.00 |
| V2 |
tl_d_partial_access |
rom_ctrl_csr_hw_reset |
16.800s |
311.352us |
5 |
5 |
100.00 |
|
|
rom_ctrl_csr_rw |
11.020s |
299.526us |
20 |
20 |
100.00 |
|
|
rom_ctrl_csr_aliasing |
9.570s |
308.447us |
5 |
5 |
100.00 |
|
|
rom_ctrl_same_csr_outstanding |
14.090s |
1.003ms |
20 |
20 |
100.00 |
| V2 |
|
TOTAL |
|
|
114 |
114 |
100.00 |
| V2S |
corrupt_sig_fatal_chk |
rom_ctrl_corrupt_sig_fatal_chk |
2.919m |
3.651ms |
20 |
20 |
100.00 |
| V2S |
passthru_mem_tl_intg_err |
rom_ctrl_passthru_mem_tl_intg_err |
59.370s |
1.627ms |
20 |
20 |
100.00 |
| V2S |
tl_intg_err |
rom_ctrl_sec_cm |
9.093m |
1.280ms |
5 |
5 |
100.00 |
|
|
rom_ctrl_tl_intg_err |
2.050m |
359.245us |
20 |
20 |
100.00 |
| V2S |
prim_fsm_check |
rom_ctrl_sec_cm |
9.093m |
1.280ms |
5 |
5 |
100.00 |
| V2S |
prim_count_check |
rom_ctrl_sec_cm |
9.093m |
1.280ms |
5 |
5 |
100.00 |
| V2S |
sec_cm_checker_ctr_consistency |
rom_ctrl_corrupt_sig_fatal_chk |
2.919m |
3.651ms |
20 |
20 |
100.00 |
| V2S |
sec_cm_checker_ctrl_flow_consistency |
rom_ctrl_corrupt_sig_fatal_chk |
2.919m |
3.651ms |
20 |
20 |
100.00 |
| V2S |
sec_cm_checker_fsm_local_esc |
rom_ctrl_corrupt_sig_fatal_chk |
2.919m |
3.651ms |
20 |
20 |
100.00 |
| V2S |
sec_cm_compare_ctrl_flow_consistency |
rom_ctrl_corrupt_sig_fatal_chk |
2.919m |
3.651ms |
20 |
20 |
100.00 |
| V2S |
sec_cm_compare_ctr_consistency |
rom_ctrl_corrupt_sig_fatal_chk |
2.919m |
3.651ms |
20 |
20 |
100.00 |
| V2S |
sec_cm_compare_ctr_redun |
rom_ctrl_sec_cm |
9.093m |
1.280ms |
5 |
5 |
100.00 |
| V2S |
sec_cm_fsm_sparse |
rom_ctrl_sec_cm |
9.093m |
1.280ms |
5 |
5 |
100.00 |
| V2S |
sec_cm_mem_scramble |
rom_ctrl_smoke |
13.140s |
582.432us |
2 |
2 |
100.00 |
| V2S |
sec_cm_mem_digest |
rom_ctrl_smoke |
13.140s |
582.432us |
2 |
2 |
100.00 |
| V2S |
sec_cm_intersig_mubi |
rom_ctrl_smoke |
13.140s |
582.432us |
2 |
2 |
100.00 |
| V2S |
sec_cm_bus_integrity |
rom_ctrl_tl_intg_err |
2.050m |
359.245us |
20 |
20 |
100.00 |
| V2S |
sec_cm_bus_local_esc |
rom_ctrl_corrupt_sig_fatal_chk |
2.919m |
3.651ms |
20 |
20 |
100.00 |
|
|
rom_ctrl_kmac_err_chk |
20.150s |
1.059ms |
2 |
2 |
100.00 |
| V2S |
sec_cm_mux_mubi |
rom_ctrl_corrupt_sig_fatal_chk |
2.919m |
3.651ms |
20 |
20 |
100.00 |
| V2S |
sec_cm_mux_consistency |
rom_ctrl_corrupt_sig_fatal_chk |
2.919m |
3.651ms |
20 |
20 |
100.00 |
| V2S |
sec_cm_ctrl_redun |
rom_ctrl_corrupt_sig_fatal_chk |
2.919m |
3.651ms |
20 |
20 |
100.00 |
| V2S |
sec_cm_ctrl_mem_integrity |
rom_ctrl_passthru_mem_tl_intg_err |
59.370s |
1.627ms |
20 |
20 |
100.00 |
| V2S |
sec_cm_tlul_fifo_ctr_redun |
rom_ctrl_sec_cm |
9.093m |
1.280ms |
5 |
5 |
100.00 |
| V2S |
|
TOTAL |
|
|
65 |
65 |
100.00 |
| V3 |
stress_all_with_rand_reset |
rom_ctrl_stress_all_with_rand_reset |
6.802m |
5.371ms |
20 |
20 |
100.00 |
| V3 |
|
TOTAL |
|
|
20 |
20 |
100.00 |
|
|
TOTAL |
|
|
266 |
266 |
100.00 |