1a5d173| Stage | Name | Tests | Max Job Runtime | Simulated Time | Passing | Total | Pass Rate |
|---|---|---|---|---|---|---|---|
| V1 | host_smoke | i2c_host_smoke | 0 | 50 | 0.00 | ||
| V1 | target_smoke | i2c_target_smoke | 0 | 50 | 0.00 | ||
| V1 | csr_hw_reset | i2c_csr_hw_reset | 0.680s | 27.151us | 5 | 5 | 100.00 |
| V1 | csr_rw | i2c_csr_rw | 0.690s | 38.766us | 20 | 20 | 100.00 |
| V1 | csr_bit_bash | i2c_csr_bit_bash | 3.430s | 3.663ms | 5 | 5 | 100.00 |
| V1 | csr_aliasing | i2c_csr_aliasing | 1.410s | 468.254us | 5 | 5 | 100.00 |
| V1 | csr_mem_rw_with_rand_reset | i2c_csr_mem_rw_with_rand_reset | 1.100s | 32.451us | 20 | 20 | 100.00 |
| V1 | regwen_csr_and_corresponding_lockable_csr | i2c_csr_rw | 0.690s | 38.766us | 20 | 20 | 100.00 |
| i2c_csr_aliasing | 1.410s | 468.254us | 5 | 5 | 100.00 | ||
| V1 | TOTAL | 55 | 155 | 35.48 | |||
| V2 | host_error_intr | i2c_host_error_intr | 0 | 50 | 0.00 | ||
| V2 | host_stress_all | i2c_host_stress_all | 0 | 50 | 0.00 | ||
| V2 | host_maxperf | i2c_host_perf | 0 | 50 | 0.00 | ||
| V2 | host_override | i2c_host_override | 0 | 50 | 0.00 | ||
| V2 | host_fifo_watermark | i2c_host_fifo_watermark | 0 | 50 | 0.00 | ||
| V2 | host_fifo_overflow | i2c_host_fifo_overflow | 0 | 50 | 0.00 | ||
| V2 | host_fifo_reset | i2c_host_fifo_reset_fmt | 0 | 50 | 0.00 | ||
| i2c_host_fifo_fmt_empty | 0 | 50 | 0.00 | ||||
| i2c_host_fifo_reset_rx | 0 | 50 | 0.00 | ||||
| V2 | host_fifo_full | i2c_host_fifo_full | 0 | 50 | 0.00 | ||
| V2 | host_timeout | i2c_host_stretch_timeout | 0 | 50 | 0.00 | ||
| V2 | i2c_host_mode_toggle | i2c_host_mode_toggle | 0 | 50 | 0.00 | ||
| V2 | target_glitch | i2c_target_glitch | 0 | 2 | 0.00 | ||
| V2 | target_stress_all | i2c_target_stress_all | 0 | 50 | 0.00 | ||
| V2 | target_maxperf | i2c_target_perf | 0 | 50 | 0.00 | ||
| V2 | target_fifo_empty | i2c_target_stress_rd | 0 | 50 | 0.00 | ||
| i2c_target_intr_smoke | 0 | 50 | 0.00 | ||||
| V2 | target_fifo_reset | i2c_target_fifo_reset_acq | 0 | 50 | 0.00 | ||
| i2c_target_fifo_reset_tx | 0 | 50 | 0.00 | ||||
| V2 | target_fifo_full | i2c_target_stress_wr | 0 | 50 | 0.00 | ||
| i2c_target_stress_rd | 0 | 50 | 0.00 | ||||
| i2c_target_intr_stress_wr | 0 | 50 | 0.00 | ||||
| V2 | target_timeout | i2c_target_timeout | 0 | 50 | 0.00 | ||
| V2 | target_clock_stretch | i2c_target_stretch | 0 | 50 | 0.00 | ||
| V2 | bad_address | i2c_target_bad_addr | 0 | 50 | 0.00 | ||
| V2 | target_mode_glitch | i2c_target_hrst | 0 | 50 | 0.00 | ||
| V2 | target_fifo_watermark | i2c_target_fifo_watermarks_acq | 0 | 50 | 0.00 | ||
| i2c_target_fifo_watermarks_tx | 0 | 50 | 0.00 | ||||
| V2 | host_mode_config_perf | i2c_host_perf | 0 | 50 | 0.00 | ||
| i2c_host_perf_precise | 0 | 50 | 0.00 | ||||
| V2 | host_mode_clock_stretching | i2c_host_stretch_timeout | 0 | 50 | 0.00 | ||
| V2 | target_mode_tx_stretch_ctrl | i2c_target_tx_stretch_ctrl | 0 | 50 | 0.00 | ||
| V2 | target_mode_nack_generation | i2c_target_nack_acqfull | 0 | 50 | 0.00 | ||
| i2c_target_nack_acqfull_addr | 0 | 50 | 0.00 | ||||
| i2c_target_nack_txstretch | 0 | 50 | 0.00 | ||||
| V2 | host_mode_halt_on_nak | i2c_host_may_nack | 0 | 50 | 0.00 | ||
| V2 | target_mode_smbus_maxlen | i2c_target_smbus_maxlen | 0 | 50 | 0.00 | ||
| V2 | alert_test | i2c_alert_test | 0 | 50 | 0.00 | ||
| V2 | intr_test | i2c_intr_test | 35.001s | 44 | 50 | 88.00 | |
| V2 | tl_d_oob_addr_access | i2c_tl_errors | 1.740s | 950.940us | 20 | 20 | 100.00 |
| V2 | tl_d_illegal_access | i2c_tl_errors | 1.740s | 950.940us | 20 | 20 | 100.00 |
| V2 | tl_d_outstanding_access | i2c_csr_hw_reset | 0.680s | 27.151us | 5 | 5 | 100.00 |
| i2c_csr_rw | 0.690s | 38.766us | 20 | 20 | 100.00 | ||
| i2c_csr_aliasing | 1.410s | 468.254us | 5 | 5 | 100.00 | ||
| i2c_same_csr_outstanding | 22.413s | 19 | 20 | 95.00 | |||
| V2 | tl_d_partial_access | i2c_csr_hw_reset | 0.680s | 27.151us | 5 | 5 | 100.00 |
| i2c_csr_rw | 0.690s | 38.766us | 20 | 20 | 100.00 | ||
| i2c_csr_aliasing | 1.410s | 468.254us | 5 | 5 | 100.00 | ||
| i2c_same_csr_outstanding | 22.413s | 19 | 20 | 95.00 | |||
| V2 | TOTAL | 83 | 1792 | 4.63 | |||
| V2S | tl_intg_err | i2c_tl_intg_err | 28.271s | 19 | 20 | 95.00 | |
| i2c_sec_cm | 0 | 5 | 0.00 | ||||
| V2S | sec_cm_bus_integrity | i2c_tl_intg_err | 28.271s | 19 | 20 | 95.00 | |
| V2S | TOTAL | 19 | 25 | 76.00 | |||
| V3 | host_stress_all_with_rand_reset | i2c_host_stress_all_with_rand_reset | 0 | 10 | 0.00 | ||
| V3 | target_error_intr | i2c_target_unexp_stop | 0 | 50 | 0.00 | ||
| V3 | target_stress_all_with_rand_reset | i2c_target_stress_all_with_rand_reset | 0 | 10 | 0.00 | ||
| V3 | TOTAL | 0 | 70 | 0.00 | |||
| TOTAL | 157 | 2042 | 7.69 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | GROUP |
|---|---|---|---|---|---|---|---|
| 90.41 | 98.94 | 95.44 | 100.00 | -- | 97.43 | 96.54 | 54.12 |
Job killed most likely because its dependent job failed. has 1877 failures:
0.i2c_host_smoke.108480583225836495291996619899713833604831267087734405147074115342909240990761
Log /nightly/current_run/scratch/master/i2c-sim-vcs/0.i2c_host_smoke/latest/run.log
1.i2c_host_smoke.100617886789707792938630296380996962609786222639021297187355052319429000983128
Log /nightly/current_run/scratch/master/i2c-sim-vcs/1.i2c_host_smoke/latest/run.log
... and 48 more failures.
0.i2c_host_override.6703581278238822981080173027902492920036542089679011146351720333006678310738
Log /nightly/current_run/scratch/master/i2c-sim-vcs/0.i2c_host_override/latest/run.log
1.i2c_host_override.93021790539655836520997175615390770131715170823558868011319024490661525939527
Log /nightly/current_run/scratch/master/i2c-sim-vcs/1.i2c_host_override/latest/run.log
... and 48 more failures.
0.i2c_host_fifo_watermark.24732972516562533738870898112751408758982740609873582752195294704652848676277
Log /nightly/current_run/scratch/master/i2c-sim-vcs/0.i2c_host_fifo_watermark/latest/run.log
1.i2c_host_fifo_watermark.76684591273111459957485900156922519884173911480918960212561414338165639715330
Log /nightly/current_run/scratch/master/i2c-sim-vcs/1.i2c_host_fifo_watermark/latest/run.log
... and 48 more failures.
0.i2c_host_fifo_overflow.48740350298870975337008396888973725903603089581981670778193240933686128370961
Log /nightly/current_run/scratch/master/i2c-sim-vcs/0.i2c_host_fifo_overflow/latest/run.log
1.i2c_host_fifo_overflow.53010298897166182104431603131076037234623389398557342750021044927342127043694
Log /nightly/current_run/scratch/master/i2c-sim-vcs/1.i2c_host_fifo_overflow/latest/run.log
... and 48 more failures.
0.i2c_host_fifo_reset_fmt.15144951120483023554664227893950258178162272928276210108873890038874854973843
Log /nightly/current_run/scratch/master/i2c-sim-vcs/0.i2c_host_fifo_reset_fmt/latest/run.log
1.i2c_host_fifo_reset_fmt.98998936477596278162768007261634093336352612335762759957329558640874914924863
Log /nightly/current_run/scratch/master/i2c-sim-vcs/1.i2c_host_fifo_reset_fmt/latest/run.log
... and 48 more failures.
Job returned non-zero exit code has 8 failures:
Test i2c_intr_test has 6 failures.
1.i2c_intr_test.40192206994493046092476729852958843970027015012796761693466040604447267887137
Log /nightly/current_run/scratch/master/i2c-sim-vcs/1.i2c_intr_test/latest/run.log
Chronologic VCS simulator copyright 1991-2023
Contains Synopsys proprietary information.
Compiler version U-2023.03-SP2_Full64; Runtime version U-2023.03-SP2_Full64; Sep 21 06:54 2025
Feature removed during lmreread, or wrong
SERVER line hostid.
Check your license file.
Please contact VCS Customer Support at 1-800-VERILOG for more information.
make: *** [/nightly/current_run/opentitan/hw/dv/tools/dvsim/sim.mk:186: simulate] Error 255
2.i2c_intr_test.69426798690357953319199022229163542834463931412356685275487881143762626678592
Log /nightly/current_run/scratch/master/i2c-sim-vcs/2.i2c_intr_test/latest/run.log
Chronologic VCS simulator copyright 1991-2023
Contains Synopsys proprietary information.
Compiler version U-2023.03-SP2_Full64; Runtime version U-2023.03-SP2_Full64; Sep 21 06:54 2025
Feature removed during lmreread, or wrong
SERVER line hostid.
Check your license file.
Please contact VCS Customer Support at 1-800-VERILOG for more information.
make: *** [/nightly/current_run/opentitan/hw/dv/tools/dvsim/sim.mk:186: simulate] Error 255
... and 4 more failures.
Test i2c_tl_intg_err has 1 failures.
11.i2c_tl_intg_err.86211371535452095734396388857337858258804846072091673195440994555100552421410
Log /nightly/current_run/scratch/master/i2c-sim-vcs/11.i2c_tl_intg_err/latest/run.log
Chronologic VCS simulator copyright 1991-2023
Contains Synopsys proprietary information.
Compiler version U-2023.03-SP2_Full64; Runtime version U-2023.03-SP2_Full64; Sep 21 06:55 2025
Feature removed during lmreread, or wrong
SERVER line hostid.
Check your license file.
Please contact VCS Customer Support at 1-800-VERILOG for more information.
make: *** [/nightly/current_run/opentitan/hw/dv/tools/dvsim/sim.mk:186: simulate] Error 255
Test i2c_same_csr_outstanding has 1 failures.
17.i2c_same_csr_outstanding.58421979791151957968289969988815178081698086657894531784225631439314526692114
Log /nightly/current_run/scratch/master/i2c-sim-vcs/17.i2c_same_csr_outstanding/latest/run.log
Chronologic VCS simulator copyright 1991-2023
Contains Synopsys proprietary information.
Compiler version U-2023.03-SP2_Full64; Runtime version U-2023.03-SP2_Full64; Sep 21 06:55 2025
Feature removed during lmreread, or wrong
SERVER line hostid.
Check your license file.
Please contact VCS Customer Support at 1-800-VERILOG for more information.
make: *** [/nightly/current_run/opentitan/hw/dv/tools/dvsim/sim.mk:186: simulate] Error 255
Job timed out after * minutes has 1 failures:
default
Log /nightly/current_run/scratch/master/i2c-sim-vcs/default/build.log
Job timed out after 60 minutes