1a5d173| Stage | Name | Tests | Max Job Runtime | Simulated Time | Passing | Total | Pass Rate |
|---|---|---|---|---|---|---|---|
| V1 | smoke | uart_smoke | 0 | 50 | 0.00 | ||
| V1 | csr_hw_reset | uart_csr_hw_reset | 0.580s | 28.840us | 5 | 5 | 100.00 |
| V1 | csr_rw | uart_csr_rw | 0.600s | 73.768us | 20 | 20 | 100.00 |
| V1 | csr_bit_bash | uart_csr_bit_bash | 1.690s | 174.788us | 5 | 5 | 100.00 |
| V1 | csr_aliasing | uart_csr_aliasing | 0.680s | 114.791us | 5 | 5 | 100.00 |
| V1 | csr_mem_rw_with_rand_reset | uart_csr_mem_rw_with_rand_reset | 20.014s | 19 | 20 | 95.00 | |
| V1 | regwen_csr_and_corresponding_lockable_csr | uart_csr_rw | 0.600s | 73.768us | 20 | 20 | 100.00 |
| uart_csr_aliasing | 0.680s | 114.791us | 5 | 5 | 100.00 | ||
| V1 | TOTAL | 54 | 105 | 51.43 | |||
| V2 | base_random_seq | uart_tx_rx | 0 | 50 | 0.00 | ||
| V2 | parity | uart_smoke | 0 | 50 | 0.00 | ||
| uart_tx_rx | 0 | 50 | 0.00 | ||||
| V2 | parity_error | uart_intr | 0 | 50 | 0.00 | ||
| uart_rx_parity_err | 0 | 50 | 0.00 | ||||
| V2 | watermark | uart_tx_rx | 0 | 50 | 0.00 | ||
| uart_intr | 0 | 50 | 0.00 | ||||
| V2 | fifo_full | uart_fifo_full | 0 | 50 | 0.00 | ||
| V2 | fifo_overflow | uart_fifo_overflow | 0 | 50 | 0.00 | ||
| V2 | fifo_reset | uart_fifo_reset | 0 | 300 | 0.00 | ||
| V2 | rx_frame_err | uart_intr | 0 | 50 | 0.00 | ||
| V2 | rx_break_err | uart_intr | 0 | 50 | 0.00 | ||
| V2 | rx_timeout | uart_intr | 0 | 50 | 0.00 | ||
| V2 | perf | uart_perf | 0 | 50 | 0.00 | ||
| V2 | sys_loopback | uart_loopback | 0 | 50 | 0.00 | ||
| V2 | line_loopback | uart_loopback | 0 | 50 | 0.00 | ||
| V2 | rx_noise_filter | uart_noise_filter | 0 | 50 | 0.00 | ||
| V2 | rx_start_bit_filter | uart_rx_start_bit_filter | 0 | 50 | 0.00 | ||
| V2 | tx_overide | uart_tx_ovrd | 0 | 50 | 0.00 | ||
| V2 | rx_oversample | uart_rx_oversample | 0 | 50 | 0.00 | ||
| V2 | long_b2b_transfer | uart_long_xfer_wo_dly | 0 | 50 | 0.00 | ||
| V2 | stress_all | uart_stress_all | 0 | 50 | 0.00 | ||
| V2 | alert_test | uart_alert_test | 0 | 50 | 0.00 | ||
| V2 | intr_test | uart_intr_test | 0.600s | 13.028us | 50 | 50 | 100.00 |
| V2 | tl_d_oob_addr_access | uart_tl_errors | 1.870s | 610.241us | 20 | 20 | 100.00 |
| V2 | tl_d_illegal_access | uart_tl_errors | 1.870s | 610.241us | 20 | 20 | 100.00 |
| V2 | tl_d_outstanding_access | uart_csr_hw_reset | 0.580s | 28.840us | 5 | 5 | 100.00 |
| uart_csr_rw | 0.600s | 73.768us | 20 | 20 | 100.00 | ||
| uart_csr_aliasing | 0.680s | 114.791us | 5 | 5 | 100.00 | ||
| uart_same_csr_outstanding | 0.700s | 50.632us | 20 | 20 | 100.00 | ||
| V2 | tl_d_partial_access | uart_csr_hw_reset | 0.580s | 28.840us | 5 | 5 | 100.00 |
| uart_csr_rw | 0.600s | 73.768us | 20 | 20 | 100.00 | ||
| uart_csr_aliasing | 0.680s | 114.791us | 5 | 5 | 100.00 | ||
| uart_same_csr_outstanding | 0.700s | 50.632us | 20 | 20 | 100.00 | ||
| V2 | TOTAL | 90 | 1090 | 8.26 | |||
| V2S | tl_intg_err | uart_sec_cm | 0 | 5 | 0.00 | ||
| uart_tl_intg_err | 1.080s | 640.572us | 20 | 20 | 100.00 | ||
| V2S | sec_cm_bus_integrity | uart_tl_intg_err | 1.080s | 640.572us | 20 | 20 | 100.00 |
| V2S | TOTAL | 20 | 25 | 80.00 | |||
| V3 | stress_all_with_rand_reset | uart_stress_all_with_rand_reset | 0 | 100 | 0.00 | ||
| V3 | TOTAL | 0 | 100 | 0.00 | |||
| TOTAL | 164 | 1320 | 12.42 |
Job killed most likely because its dependent job failed. has 1155 failures:
0.uart_smoke.99270503907603292441989484517915501699256893630206434470820149163396739767932
Log /nightly/current_run/scratch/master/uart-sim-vcs/0.uart_smoke/latest/run.log
1.uart_smoke.62134327760222434749318484845027543187819366721405925953690123945079421835686
Log /nightly/current_run/scratch/master/uart-sim-vcs/1.uart_smoke/latest/run.log
... and 48 more failures.
0.uart_tx_rx.79274163267988862313459071311621209703914629700199217849901275644781560743914
Log /nightly/current_run/scratch/master/uart-sim-vcs/0.uart_tx_rx/latest/run.log
1.uart_tx_rx.19164236693477566037107794218234029312334029031650795715160294465824843445814
Log /nightly/current_run/scratch/master/uart-sim-vcs/1.uart_tx_rx/latest/run.log
... and 48 more failures.
0.uart_fifo_full.15654071918864096053265331537225999092384755026441364639483204390520564937315
Log /nightly/current_run/scratch/master/uart-sim-vcs/0.uart_fifo_full/latest/run.log
1.uart_fifo_full.88995776210892983050523078693003074466141002483893548008741909628624641665331
Log /nightly/current_run/scratch/master/uart-sim-vcs/1.uart_fifo_full/latest/run.log
... and 48 more failures.
0.uart_fifo_overflow.111169082391242329334786713425315134048430734483186901225743411915555839119303
Log /nightly/current_run/scratch/master/uart-sim-vcs/0.uart_fifo_overflow/latest/run.log
1.uart_fifo_overflow.79809370431965227571243049288341287772071830958971535405902683220417585748370
Log /nightly/current_run/scratch/master/uart-sim-vcs/1.uart_fifo_overflow/latest/run.log
... and 48 more failures.
0.uart_fifo_reset.41988093801923323331268462271049795903806280958133745424041536805770963028966
Log /nightly/current_run/scratch/master/uart-sim-vcs/0.uart_fifo_reset/latest/run.log
1.uart_fifo_reset.100283626514383281892635358293075295231159464043472740626734507346335753043091
Log /nightly/current_run/scratch/master/uart-sim-vcs/1.uart_fifo_reset/latest/run.log
... and 298 more failures.
Job returned non-zero exit code has 2 failures:
Test uart_csr_mem_rw_with_rand_reset has 1 failures.
3.uart_csr_mem_rw_with_rand_reset.107590977429317860763170244501005029101584690112873321381621864861083184730672
Log /nightly/current_run/scratch/master/uart-sim-vcs/3.uart_csr_mem_rw_with_rand_reset/latest/run.log
Chronologic VCS simulator copyright 1991-2023
Contains Synopsys proprietary information.
Compiler version U-2023.03-SP2_Full64; Runtime version U-2023.03-SP2_Full64; Sep 21 01:17 2025
Feature removed during lmreread, or wrong
SERVER line hostid.
Check your license file.
Please contact VCS Customer Support at 1-800-VERILOG for more information.
make: *** [/nightly/current_run/opentitan/hw/dv/tools/dvsim/sim.mk:186: simulate] Error 255
Test uart has 1 failures.
cov_report
Log /nightly/current_run/scratch/master/uart-sim-vcs/cov_report/cov_report.log
Inclusivity and Diversity" (Refer to article 000036315 at
https://solvnetplus.synopsys.com)
Error-[URG-NLCW] No license key
URG failed to get a license key. Number of attempts to get a license key
exceeded the limit (500).
Please check for 'VCSTools_Net' or 'VT_CoverageURG' key in your license
file.
make: *** [/nightly/current_run/opentitan/hw/dv/tools/dvsim/sim.mk:236: cov_report] Error 1
Job timed out after * minutes has 1 failures:
default
Log /nightly/current_run/scratch/master/uart-sim-vcs/default/build.log
Job timed out after 60 minutes