AES/UNMASKED Simulation Results

Sunday November 23 2025 00:12:22 UTC

GitHub Revision: 1f7db17

Branch: master

Testplan

Simulator: XCELIUM

Test Results

Stage Name Tests Max Job Runtime Simulated Time Passing Total Pass Rate
V1 wake_up aes_wake_up 2.000s 61.584us 2 2 100.00
V1 smoke aes_smoke 4.000s 106.459us 100 100 100.00
V1 csr_hw_reset aes_csr_hw_reset 32.000s 62.412us 10 10 100.00
V1 csr_rw aes_csr_rw 32.000s 166.839us 40 40 100.00
V1 csr_bit_bash aes_csr_bit_bash 34.000s 341.257us 10 10 100.00
V1 csr_aliasing aes_csr_aliasing 33.000s 240.589us 10 10 100.00
V1 csr_mem_rw_with_rand_reset aes_csr_mem_rw_with_rand_reset 32.000s 87.963us 40 40 100.00
V1 regwen_csr_and_corresponding_lockable_csr aes_csr_rw 32.000s 166.839us 40 40 100.00
aes_csr_aliasing 33.000s 240.589us 10 10 100.00
V1 TOTAL 212 212 100.00
V2 algorithm aes_smoke 4.000s 106.459us 100 100 100.00
aes_config_error 16.000s 796.785us 100 100 100.00
aes_stress 99.000s 4719.950us 100 100 100.00
V2 key_length aes_smoke 4.000s 106.459us 100 100 100.00
aes_config_error 16.000s 796.785us 100 100 100.00
aes_stress 99.000s 4719.950us 100 100 100.00
V2 back2back aes_stress 99.000s 4719.950us 100 100 100.00
aes_b2b 61.000s 1187.237us 100 100 100.00
V2 backpressure aes_stress 99.000s 4719.950us 100 100 100.00
V2 multi_message aes_smoke 4.000s 106.459us 100 100 100.00
aes_config_error 16.000s 796.785us 100 100 100.00
aes_stress 99.000s 4719.950us 100 100 100.00
aes_alert_reset 9.000s 390.001us 98 100 98.00
V2 failure_test aes_man_cfg_err 6.000s 454.469us 100 100 100.00
aes_config_error 16.000s 796.785us 100 100 100.00
aes_alert_reset 9.000s 390.001us 98 100 98.00
V2 trigger_clear_test aes_clear 17.000s 718.423us 99 100 99.00
V2 nist_test_vectors aes_nist_vectors 29.000s 4154.607us 2 2 100.00
V2 reset_recovery aes_alert_reset 9.000s 390.001us 98 100 98.00
V2 stress aes_stress 99.000s 4719.950us 100 100 100.00
V2 sideload aes_stress 99.000s 4719.950us 100 100 100.00
aes_sideload 30.000s 4304.661us 100 100 100.00
V2 deinitialization aes_deinit 8.000s 307.952us 100 100 100.00
V2 stress_all aes_stress_all 328.000s 12703.475us 20 20 100.00
V2 alert_test aes_alert_test 3.000s 71.309us 100 100 100.00
V2 tl_d_oob_addr_access aes_tl_errors 33.000s 573.146us 40 40 100.00
V2 tl_d_illegal_access aes_tl_errors 33.000s 573.146us 40 40 100.00
V2 tl_d_outstanding_access aes_csr_hw_reset 32.000s 62.412us 10 10 100.00
aes_csr_rw 32.000s 166.839us 40 40 100.00
aes_csr_aliasing 33.000s 240.589us 10 10 100.00
aes_same_csr_outstanding 32.000s 59.155us 40 40 100.00
V2 tl_d_partial_access aes_csr_hw_reset 32.000s 62.412us 10 10 100.00
aes_csr_rw 32.000s 166.839us 40 40 100.00
aes_csr_aliasing 33.000s 240.589us 10 10 100.00
aes_same_csr_outstanding 32.000s 59.155us 40 40 100.00
V2 TOTAL 999 1002 99.70
V2S reseeding aes_reseed 27.000s 1567.652us 100 100 100.00
V2S fault_inject aes_fi 9.000s 499.782us 100 100 100.00
aes_control_fi 59.000s 200000.000us 548 600 91.33
aes_cipher_fi 57.000s 10034.510us 670 700 95.71
V2S shadow_reg_update_error aes_shadow_reg_errors 32.000s 116.994us 40 40 100.00
V2S shadow_reg_read_clear_staged_value aes_shadow_reg_errors 32.000s 116.994us 40 40 100.00
V2S shadow_reg_storage_error aes_shadow_reg_errors 32.000s 116.994us 40 40 100.00
V2S shadowed_reset_glitch aes_shadow_reg_errors 32.000s 116.994us 40 40 100.00
V2S shadow_reg_update_error_with_csr_rw aes_shadow_reg_errors_with_csr_rw 33.000s 243.072us 40 40 100.00
V2S tl_intg_err aes_tl_intg_err 33.000s 830.558us 40 40 100.00
aes_sec_cm 10.000s 1928.363us 10 10 100.00
V2S sec_cm_bus_integrity aes_tl_intg_err 33.000s 830.558us 40 40 100.00
V2S sec_cm_lc_escalate_en_intersig_mubi aes_alert_reset 9.000s 390.001us 98 100 98.00
V2S sec_cm_main_config_shadow aes_shadow_reg_errors 32.000s 116.994us 40 40 100.00
V2S sec_cm_main_config_sparse aes_smoke 4.000s 106.459us 100 100 100.00
aes_stress 99.000s 4719.950us 100 100 100.00
aes_alert_reset 9.000s 390.001us 98 100 98.00
aes_core_fi 31.000s 10006.314us 137 140 97.86
V2S sec_cm_aux_config_shadow aes_shadow_reg_errors 32.000s 116.994us 40 40 100.00
V2S sec_cm_aux_config_regwen aes_readability 3.000s 108.654us 100 100 100.00
aes_stress 99.000s 4719.950us 100 100 100.00
V2S sec_cm_key_sideload aes_stress 99.000s 4719.950us 100 100 100.00
aes_sideload 30.000s 4304.661us 100 100 100.00
V2S sec_cm_key_sw_unreadable aes_readability 3.000s 108.654us 100 100 100.00
V2S sec_cm_data_reg_sw_unreadable aes_readability 3.000s 108.654us 100 100 100.00
V2S sec_cm_key_sec_wipe aes_readability 3.000s 108.654us 100 100 100.00
V2S sec_cm_iv_config_sec_wipe aes_readability 3.000s 108.654us 100 100 100.00
V2S sec_cm_data_reg_sec_wipe aes_readability 3.000s 108.654us 100 100 100.00
V2S sec_cm_data_reg_key_sca aes_stress 99.000s 4719.950us 100 100 100.00
V2S sec_cm_key_masking aes_stress 99.000s 4719.950us 100 100 100.00
V2S sec_cm_main_fsm_sparse aes_fi 9.000s 499.782us 100 100 100.00
V2S sec_cm_main_fsm_redun aes_fi 9.000s 499.782us 100 100 100.00
aes_control_fi 59.000s 200000.000us 548 600 91.33
aes_cipher_fi 57.000s 10034.510us 670 700 95.71
aes_ctr_fi 19.000s 10034.716us 99 100 99.00
V2S sec_cm_cipher_fsm_sparse aes_fi 9.000s 499.782us 100 100 100.00
V2S sec_cm_cipher_fsm_redun aes_fi 9.000s 499.782us 100 100 100.00
aes_control_fi 59.000s 200000.000us 548 600 91.33
aes_cipher_fi 57.000s 10034.510us 670 700 95.71
V2S sec_cm_cipher_ctr_redun aes_cipher_fi 57.000s 10034.510us 670 700 95.71
V2S sec_cm_ctr_fsm_sparse aes_fi 9.000s 499.782us 100 100 100.00
V2S sec_cm_ctr_fsm_redun aes_fi 9.000s 499.782us 100 100 100.00
aes_control_fi 59.000s 200000.000us 548 600 91.33
aes_ctr_fi 19.000s 10034.716us 99 100 99.00
V2S sec_cm_ctrl_sparse aes_fi 9.000s 499.782us 100 100 100.00
aes_control_fi 59.000s 200000.000us 548 600 91.33
aes_cipher_fi 57.000s 10034.510us 670 700 95.71
aes_ctr_fi 19.000s 10034.716us 99 100 99.00
V2S sec_cm_main_fsm_global_esc aes_alert_reset 9.000s 390.001us 98 100 98.00
V2S sec_cm_main_fsm_local_esc aes_fi 9.000s 499.782us 100 100 100.00
aes_control_fi 59.000s 200000.000us 548 600 91.33
aes_cipher_fi 57.000s 10034.510us 670 700 95.71
aes_ctr_fi 19.000s 10034.716us 99 100 99.00
V2S sec_cm_cipher_fsm_local_esc aes_fi 9.000s 499.782us 100 100 100.00
aes_control_fi 59.000s 200000.000us 548 600 91.33
aes_cipher_fi 57.000s 10034.510us 670 700 95.71
aes_ctr_fi 19.000s 10034.716us 99 100 99.00
V2S sec_cm_ctr_fsm_local_esc aes_fi 9.000s 499.782us 100 100 100.00
aes_control_fi 59.000s 200000.000us 548 600 91.33
aes_ctr_fi 19.000s 10034.716us 99 100 99.00
V2S sec_cm_data_reg_local_esc aes_fi 9.000s 499.782us 100 100 100.00
aes_control_fi 59.000s 200000.000us 548 600 91.33
aes_cipher_fi 57.000s 10034.510us 670 700 95.71
V2S TOTAL 1884 1970 95.63
V3 stress_all_with_rand_reset aes_stress_all_with_rand_reset 59.000s 13466.741us 0 20 0.00
V3 TOTAL 0 20 0.00
TOTAL 3095 3204 96.60

Coverage Results

Coverage Dashboard

Score Block Branch Statement Expression Toggle Fsm Assertion CoverGroup
97.23 97.64 94.71 98.72 93.35 98.07 93.33 98.08 98.19

Failure Buckets