KMAC/MASKED Simulation Results

Sunday November 30 2025 00:07:20 UTC

GitHub Revision: c766185

Branch: master

Testplan

Simulator: VCS

Test Results

Stage Name Tests Max Job Runtime Simulated Time Passing Total Pass Rate
V1 smoke kmac_smoke 80.030s 14703.860us 99 100 99.00
V1 csr_hw_reset kmac_csr_hw_reset 1.370s 33.508us 10 10 100.00
V1 csr_rw kmac_csr_rw 1.350s 32.098us 40 40 100.00
V1 csr_bit_bash kmac_csr_bit_bash 15.720s 9602.589us 10 10 100.00
V1 csr_aliasing kmac_csr_aliasing 7.790s 1263.599us 10 10 100.00
V1 csr_mem_rw_with_rand_reset kmac_csr_mem_rw_with_rand_reset 2.720s 262.110us 40 40 100.00
V1 regwen_csr_and_corresponding_lockable_csr kmac_csr_rw 1.350s 32.098us 40 40 100.00
kmac_csr_aliasing 7.790s 1263.599us 10 10 100.00
V1 mem_walk kmac_mem_walk 1.000s 22.949us 10 10 100.00
V1 mem_partial_access kmac_mem_partial_access 1.260s 36.794us 10 10 100.00
V1 TOTAL 229 230 99.57
V2 long_msg_and_output kmac_long_msg_and_output 3731.260s 1302153.912us 100 100 100.00
V2 burst_write kmac_burst_write 1340.550s 15478.666us 100 100 100.00
V2 test_vectors kmac_test_vectors_sha3_224 2117.470s 252386.138us 10 10 100.00
kmac_test_vectors_sha3_256 1915.980s 418928.413us 10 10 100.00
kmac_test_vectors_sha3_384 1910.820s 982383.563us 10 10 100.00
kmac_test_vectors_sha3_512 1009.910s 43878.225us 10 10 100.00
kmac_test_vectors_shake_128 2545.950s 105889.441us 10 10 100.00
kmac_test_vectors_shake_256 1975.170s 121625.542us 10 10 100.00
kmac_test_vectors_kmac 3.710s 179.720us 10 10 100.00
kmac_test_vectors_kmac_xof 3.090s 1067.230us 10 10 100.00
V2 sideload kmac_sideload 459.740s 35047.686us 100 100 100.00
V2 app kmac_app 341.220s 23421.207us 100 100 100.00
V2 app_with_partial_data kmac_app_with_partial_data 331.080s 77269.420us 20 20 100.00
V2 entropy_refresh kmac_entropy_refresh 358.780s 18322.115us 100 100 100.00
V2 error kmac_error 454.590s 14186.086us 100 100 100.00
V2 key_error kmac_key_error 20.540s 21755.257us 100 100 100.00
V2 sideload_invalid kmac_sideload_invalid 157.960s 10074.607us 85 100 85.00
V2 edn_timeout_error kmac_edn_timeout_error 41.120s 3457.856us 40 40 100.00
V2 entropy_mode_error kmac_entropy_mode_error 39.850s 2415.472us 40 40 100.00
V2 entropy_ready_error kmac_entropy_ready_error 59.640s 5667.923us 20 20 100.00
V2 lc_escalation kmac_lc_escalation 54.490s 3762.217us 100 100 100.00
V2 stress_all kmac_stress_all 2411.450s 1161978.198us 100 100 100.00
V2 intr_test kmac_intr_test 1.120s 61.211us 100 100 100.00
V2 alert_test kmac_alert_test 1.500s 271.550us 100 100 100.00
V2 tl_d_oob_addr_access kmac_tl_errors 3.400s 142.987us 40 40 100.00
V2 tl_d_illegal_access kmac_tl_errors 3.400s 142.987us 40 40 100.00
V2 tl_d_outstanding_access kmac_csr_hw_reset 1.370s 33.508us 10 10 100.00
kmac_csr_rw 1.350s 32.098us 40 40 100.00
kmac_csr_aliasing 7.790s 1263.599us 10 10 100.00
kmac_same_csr_outstanding 2.440s 102.666us 40 40 100.00
V2 tl_d_partial_access kmac_csr_hw_reset 1.370s 33.508us 10 10 100.00
kmac_csr_rw 1.350s 32.098us 40 40 100.00
kmac_csr_aliasing 7.790s 1263.599us 10 10 100.00
kmac_same_csr_outstanding 2.440s 102.666us 40 40 100.00
V2 TOTAL 1465 1480 98.99
V2S shadow_reg_update_error kmac_shadow_reg_errors 2.130s 85.052us 40 40 100.00
V2S shadow_reg_read_clear_staged_value kmac_shadow_reg_errors 2.130s 85.052us 40 40 100.00
V2S shadow_reg_storage_error kmac_shadow_reg_errors 2.130s 85.052us 40 40 100.00
V2S shadowed_reset_glitch kmac_shadow_reg_errors 2.130s 85.052us 40 40 100.00
V2S shadow_reg_update_error_with_csr_rw kmac_shadow_reg_errors_with_csr_rw 4.360s 274.446us 40 40 100.00
V2S tl_intg_err kmac_tl_intg_err 4.300s 981.952us 40 40 100.00
kmac_sec_cm 115.060s 27302.843us 10 10 100.00
V2S sec_cm_bus_integrity kmac_tl_intg_err 4.300s 981.952us 40 40 100.00
V2S sec_cm_lc_escalate_en_intersig_mubi kmac_lc_escalation 54.490s 3762.217us 100 100 100.00
V2S sec_cm_sw_key_key_masking kmac_smoke 80.030s 14703.860us 99 100 99.00
V2S sec_cm_key_sideload kmac_sideload 459.740s 35047.686us 100 100 100.00
V2S sec_cm_cfg_shadowed_config_shadow kmac_shadow_reg_errors 2.130s 85.052us 40 40 100.00
V2S sec_cm_fsm_sparse kmac_sec_cm 115.060s 27302.843us 10 10 100.00
V2S sec_cm_ctr_redun kmac_sec_cm 115.060s 27302.843us 10 10 100.00
V2S sec_cm_packer_ctr_redun kmac_sec_cm 115.060s 27302.843us 10 10 100.00
V2S sec_cm_cfg_shadowed_config_regwen kmac_smoke 80.030s 14703.860us 99 100 99.00
V2S sec_cm_fsm_global_esc kmac_lc_escalation 54.490s 3762.217us 100 100 100.00
V2S sec_cm_fsm_local_esc kmac_sec_cm 115.060s 27302.843us 10 10 100.00
V2S sec_cm_absorbed_ctrl_mubi kmac_mubi 343.420s 17920.218us 20 20 100.00
V2S sec_cm_sw_cmd_ctrl_sparse kmac_smoke 80.030s 14703.860us 99 100 99.00
V2S TOTAL 150 150 100.00
V3 stress_all_with_rand_reset kmac_stress_all_with_rand_reset 232.690s 5634.325us 15 20 75.00
V3 TOTAL 15 20 75.00
TOTAL 1859 1880 98.88

Coverage Results

Coverage Dashboard

SCORE LINE COND TOGGLE FSM BRANCH ASSERT GROUP
95.23 99.27 94.45 99.89 80.28 97.15 97.83 97.71

Failure Buckets