Simulation Results: edn

 
28/12/2025 00:10:32 sha: 3043786 json Branch: master Tool: vcs [unknown]
Coverage statistics
  • Total
  • 95.46 %
  • code
  • 95.72 %
  • assert
  • 97.61 %
  • func
  • 93.06 %
  • line
  • 98.91 %
  • branch
  • 96.51 %
  • cond
  • 94.14 %
  • toggle
  • 97.12 %
  • FSM
  • 91.94 %
Validation stages
V1
100.00%
V2
100.00%
V2S
100.00%
V3
100.00%
Testpoint Test Max Runtime Sim Time Pass Total %
smoke 50 50 100.00
edn_smoke 1.480s 20.723us 50 50 100.00
csr_hw_reset 5 5 100.00
edn_csr_hw_reset 0.950s 69.619us 5 5 100.00
csr_rw 20 20 100.00
edn_csr_rw 1.040s 76.448us 20 20 100.00
csr_bit_bash 5 5 100.00
edn_csr_bit_bash 4.730s 4130.908us 5 5 100.00
csr_aliasing 5 5 100.00
edn_csr_aliasing 1.070s 91.170us 5 5 100.00
csr_mem_rw_with_rand_reset 20 20 100.00
edn_csr_mem_rw_with_rand_reset 1.590s 28.045us 20 20 100.00
regwen_csr_and_corresponding_lockable_csr 25 25 100.00
edn_csr_rw 1.040s 76.448us 20 20 100.00
edn_csr_aliasing 1.070s 91.170us 5 5 100.00
Testpoint Test Max Runtime Sim Time Pass Total %
firmware 300 300 100.00
edn_genbits 69.800s 8791.190us 300 300 100.00
csrng_commands 300 300 100.00
edn_genbits 69.800s 8791.190us 300 300 100.00
genbits 300 300 100.00
edn_genbits 69.800s 8791.190us 300 300 100.00
interrupts 50 50 100.00
edn_intr 1.680s 21.467us 50 50 100.00
alerts 200 200 100.00
edn_alert 1.830s 341.073us 200 200 100.00
errs 100 100 100.00
edn_err 1.720s 31.031us 100 100 100.00
disable 100 100 100.00
edn_disable 1.370s 12.911us 50 50 100.00
edn_disable_auto_req_mode 1.790s 42.763us 50 50 100.00
stress_all 50 50 100.00
edn_stress_all 7.090s 599.002us 50 50 100.00
intr_test 50 50 100.00
edn_intr_test 1.040s 22.126us 50 50 100.00
alert_test 50 50 100.00
edn_alert_test 1.760s 43.852us 50 50 100.00
tl_d_oob_addr_access 20 20 100.00
edn_tl_errors 2.910s 113.461us 20 20 100.00
tl_d_illegal_access 20 20 100.00
edn_tl_errors 2.910s 113.461us 20 20 100.00
tl_d_outstanding_access 50 50 100.00
edn_csr_hw_reset 0.950s 69.619us 5 5 100.00
edn_csr_rw 1.040s 76.448us 20 20 100.00
edn_csr_aliasing 1.070s 91.170us 5 5 100.00
edn_same_csr_outstanding 1.300s 35.075us 20 20 100.00
tl_d_partial_access 50 50 100.00
edn_csr_hw_reset 0.950s 69.619us 5 5 100.00
edn_csr_rw 1.040s 76.448us 20 20 100.00
edn_csr_aliasing 1.070s 91.170us 5 5 100.00
edn_same_csr_outstanding 1.300s 35.075us 20 20 100.00
Testpoint Test Max Runtime Sim Time Pass Total %
tl_intg_err 25 25 100.00
edn_sec_cm 9.700s 902.427us 5 5 100.00
edn_tl_intg_err 2.180s 311.874us 20 20 100.00
sec_cm_config_regwen 10 10 100.00
edn_regwen 1.360s 39.104us 10 10 100.00
sec_cm_config_mubi 200 200 100.00
edn_alert 1.830s 341.073us 200 200 100.00
sec_cm_main_sm_fsm_sparse 5 5 100.00
edn_sec_cm 9.700s 902.427us 5 5 100.00
sec_cm_ack_sm_fsm_sparse 5 5 100.00
edn_sec_cm 9.700s 902.427us 5 5 100.00
sec_cm_fifo_ctr_redun 5 5 100.00
edn_sec_cm 9.700s 902.427us 5 5 100.00
sec_cm_ctr_redun 5 5 100.00
edn_sec_cm 9.700s 902.427us 5 5 100.00
sec_cm_main_sm_ctr_local_esc 205 205 100.00
edn_alert 1.830s 341.073us 200 200 100.00
edn_sec_cm 9.700s 902.427us 5 5 100.00
sec_cm_cs_rdata_bus_consistency 200 200 100.00
edn_alert 1.830s 341.073us 200 200 100.00
sec_cm_tile_link_bus_integrity 20 20 100.00
edn_tl_intg_err 2.180s 311.874us 20 20 100.00
Testpoint Test Max Runtime Sim Time Pass Total %
stress_all_with_rand_reset 50 50 100.00
edn_stress_all_with_rand_reset 114.720s 17437.027us 50 50 100.00

Error Messages

   Test seed line log context