Simulation Results: csrng

 
04/01/2026 00:13:51 sha: 05ff44d json Branch: master Tool: xcelium [unknown]
Coverage statistics
  • Total
  • 94.47 %
  • code
  • 96.35 %
  • assert
  • 95.85 %
  • func
  • 91.21 %
  • block
  • 98.76 %
  • line
  • 99.64 %
  • branch
  • 96.88 %
  • toggle
  • 93.64 %
  • FSM
  • 95.24 %
Validation stages
V1
100.00%
V2
99.87%
V2S
99.96%
V3
100.00%
Testpoint Test Max Runtime Sim Time Pass Total %
smoke 50 50 100.00
csrng_smoke 7.000s 328.461us 50 50 100.00
csr_hw_reset 5 5 100.00
csrng_csr_hw_reset 3.000s 19.936us 5 5 100.00
csr_rw 20 20 100.00
csrng_csr_rw 3.000s 49.838us 20 20 100.00
csr_bit_bash 5 5 100.00
csrng_csr_bit_bash 30.000s 1873.453us 5 5 100.00
csr_aliasing 5 5 100.00
csrng_csr_aliasing 8.000s 593.447us 5 5 100.00
csr_mem_rw_with_rand_reset 20 20 100.00
csrng_csr_mem_rw_with_rand_reset 3.000s 30.706us 20 20 100.00
regwen_csr_and_corresponding_lockable_csr 25 25 100.00
csrng_csr_rw 3.000s 49.838us 20 20 100.00
csrng_csr_aliasing 8.000s 593.447us 5 5 100.00
Testpoint Test Max Runtime Sim Time Pass Total %
interrupts 200 200 100.00
csrng_intr 18.000s 957.310us 200 200 100.00
alerts 500 500 100.00
csrng_alert 55.000s 4993.128us 500 500 100.00
err 500 500 100.00
csrng_err 4.000s 129.854us 500 500 100.00
cmds 50 50 100.00
csrng_cmds 352.000s 32305.911us 50 50 100.00
life cycle 50 50 100.00
csrng_cmds 352.000s 32305.911us 50 50 100.00
stress_all 48 50 96.00
csrng_stress_all 790.000s 24467.243us 48 50 96.00
intr_test 50 50 100.00
csrng_intr_test 4.000s 148.819us 50 50 100.00
alert_test 50 50 100.00
csrng_alert_test 8.000s 50.011us 50 50 100.00
tl_d_oob_addr_access 20 20 100.00
csrng_tl_errors 10.000s 628.107us 20 20 100.00
tl_d_illegal_access 20 20 100.00
csrng_tl_errors 10.000s 628.107us 20 20 100.00
tl_d_outstanding_access 50 50 100.00
csrng_csr_hw_reset 3.000s 19.936us 5 5 100.00
csrng_csr_rw 3.000s 49.838us 20 20 100.00
csrng_csr_aliasing 8.000s 593.447us 5 5 100.00
csrng_same_csr_outstanding 9.000s 808.715us 20 20 100.00
tl_d_partial_access 50 50 100.00
csrng_csr_hw_reset 3.000s 19.936us 5 5 100.00
csrng_csr_rw 3.000s 49.838us 20 20 100.00
csrng_csr_aliasing 8.000s 593.447us 5 5 100.00
csrng_same_csr_outstanding 9.000s 808.715us 20 20 100.00
Testpoint Test Max Runtime Sim Time Pass Total %
tl_intg_err 25 25 100.00
csrng_sec_cm 5.000s 288.417us 5 5 100.00
csrng_tl_intg_err 8.000s 167.244us 20 20 100.00
sec_cm_config_regwen 70 70 100.00
csrng_regwen 4.000s 125.320us 50 50 100.00
csrng_csr_rw 3.000s 49.838us 20 20 100.00
sec_cm_config_mubi 500 500 100.00
csrng_alert 55.000s 4993.128us 500 500 100.00
sec_cm_intersig_mubi 48 50 96.00
csrng_stress_all 790.000s 24467.243us 48 50 96.00
sec_cm_main_sm_fsm_sparse 705 705 100.00
csrng_intr 18.000s 957.310us 200 200 100.00
csrng_err 4.000s 129.854us 500 500 100.00
csrng_sec_cm 5.000s 288.417us 5 5 100.00
sec_cm_cmd_stage_fsm_sparse 705 705 100.00
csrng_intr 18.000s 957.310us 200 200 100.00
csrng_err 4.000s 129.854us 500 500 100.00
csrng_sec_cm 5.000s 288.417us 5 5 100.00
sec_cm_ctr_drbg_fsm_sparse 705 705 100.00
csrng_intr 18.000s 957.310us 200 200 100.00
csrng_err 4.000s 129.854us 500 500 100.00
csrng_sec_cm 5.000s 288.417us 5 5 100.00
sec_cm_ctr_drbg_ctr_redun 705 705 100.00
csrng_intr 18.000s 957.310us 200 200 100.00
csrng_err 4.000s 129.854us 500 500 100.00
csrng_sec_cm 5.000s 288.417us 5 5 100.00
sec_cm_gen_cmd_ctr_redun 705 705 100.00
csrng_intr 18.000s 957.310us 200 200 100.00
csrng_err 4.000s 129.854us 500 500 100.00
csrng_sec_cm 5.000s 288.417us 5 5 100.00
sec_cm_ctrl_mubi 500 500 100.00
csrng_alert 55.000s 4993.128us 500 500 100.00
sec_cm_main_sm_ctr_local_esc 700 700 100.00
csrng_intr 18.000s 957.310us 200 200 100.00
csrng_err 4.000s 129.854us 500 500 100.00
sec_cm_constants_lc_gated 48 50 96.00
csrng_stress_all 790.000s 24467.243us 48 50 96.00
sec_cm_sw_genbits_bus_consistency 500 500 100.00
csrng_alert 55.000s 4993.128us 500 500 100.00
sec_cm_tile_link_bus_integrity 20 20 100.00
csrng_tl_intg_err 8.000s 167.244us 20 20 100.00
sec_cm_aes_cipher_fsm_sparse 705 705 100.00
csrng_intr 18.000s 957.310us 200 200 100.00
csrng_err 4.000s 129.854us 500 500 100.00
csrng_sec_cm 5.000s 288.417us 5 5 100.00
sec_cm_aes_cipher_fsm_redun 700 700 100.00
csrng_intr 18.000s 957.310us 200 200 100.00
csrng_err 4.000s 129.854us 500 500 100.00
sec_cm_aes_cipher_ctrl_sparse 700 700 100.00
csrng_intr 18.000s 957.310us 200 200 100.00
csrng_err 4.000s 129.854us 500 500 100.00
sec_cm_aes_cipher_fsm_local_esc 700 700 100.00
csrng_intr 18.000s 957.310us 200 200 100.00
csrng_err 4.000s 129.854us 500 500 100.00
sec_cm_aes_cipher_ctr_redun 705 705 100.00
csrng_intr 18.000s 957.310us 200 200 100.00
csrng_err 4.000s 129.854us 500 500 100.00
csrng_sec_cm 5.000s 288.417us 5 5 100.00
sec_cm_aes_cipher_data_reg_local_esc 700 700 100.00
csrng_intr 18.000s 957.310us 200 200 100.00
csrng_err 4.000s 129.854us 500 500 100.00
Testpoint Test Max Runtime Sim Time Pass Total %
stress_all_with_rand_reset 10 10 100.00
csrng_stress_all_with_rand_reset 457.000s 28012.806us 10 10 100.00

Error Messages

   Test seed line log context
UVM_ERROR (csrng_scoreboard.sv:166) [scoreboard] Check failed intr_pins[i] === (intr_en[i] & item.d_data[i]) (* [*] vs * [*]) Interrupt_pin: EntropyReq
csrng_stress_all 55809726746418985095350606087739071596989833980490494835911111012123500801745 143
UVM_ERROR @ 11360589921 ps: (csrng_scoreboard.sv:166) [uvm_test_top.env.scoreboard] Check failed intr_pins[i] === (intr_en[i] & item.d_data[i]) (0x1 [1] vs 0x0 [0]) Interrupt_pin: EntropyReq
UVM_INFO @ 11360589921 ps: (uvm_report_catcher.svh:705) [UVM/REPORT/CATCHER]
--- UVM Report catcher Summary ---
csrng_stress_all 72940837376504633069415927023653227613026409634289120937990233117691221707462 154
UVM_ERROR @ 75598222 ps: (csrng_scoreboard.sv:166) [uvm_test_top.env.scoreboard] Check failed intr_pins[i] === (intr_en[i] & item.d_data[i]) (0x1 [1] vs 0x0 [0]) Interrupt_pin: EntropyReq
UVM_INFO @ 75598222 ps: (uvm_report_catcher.svh:705) [UVM/REPORT/CATCHER]
--- UVM Report catcher Summary ---