| V1 |
|
100.00% |
| V2 |
|
100.00% |
| V2S |
|
100.00% |
| V3 |
|
0.00% |
| Testpoint | Test | Max Runtime | Sim Time | Pass | Total | % |
|---|---|---|---|---|---|---|
| smoke | 1 | 1 | 100.00 | |||
| lc_ctrl_smoke | 1.900s | 0.000us | 1 | 1 | 100.00 | |
| csr_hw_reset | 1 | 1 | 100.00 | |||
| lc_ctrl_csr_hw_reset | 1.090s | 0.000us | 1 | 1 | 100.00 | |
| csr_rw | 1 | 1 | 100.00 | |||
| lc_ctrl_csr_rw | 0.900s | 0.000us | 1 | 1 | 100.00 | |
| csr_bit_bash | 1 | 1 | 100.00 | |||
| lc_ctrl_csr_bit_bash | 1.260s | 0.000us | 1 | 1 | 100.00 | |
| csr_aliasing | 1 | 1 | 100.00 | |||
| lc_ctrl_csr_aliasing | 1.390s | 0.000us | 1 | 1 | 100.00 | |
| csr_mem_rw_with_rand_reset | 1 | 1 | 100.00 | |||
| lc_ctrl_csr_mem_rw_with_rand_reset | 1.170s | 0.000us | 1 | 1 | 100.00 | |
| regwen_csr_and_corresponding_lockable_csr | 2 | 2 | 100.00 | |||
| lc_ctrl_csr_rw | 0.900s | 0.000us | 1 | 1 | 100.00 | |
| lc_ctrl_csr_aliasing | 1.390s | 0.000us | 1 | 1 | 100.00 | |
| Testpoint | Test | Max Runtime | Sim Time | Pass | Total | % |
|---|---|---|---|---|---|---|
| state_post_trans | 1 | 1 | 100.00 | |||
| lc_ctrl_state_post_trans | 4.250s | 0.000us | 1 | 1 | 100.00 | |
| regwen_during_op | 1 | 1 | 100.00 | |||
| lc_ctrl_regwen_during_op | 6.680s | 0.000us | 1 | 1 | 100.00 | |
| rand_wr_claim_transition_if | 1 | 1 | 100.00 | |||
| lc_ctrl_claim_transition_if | 0.920s | 0.000us | 1 | 1 | 100.00 | |
| lc_prog_failure | 1 | 1 | 100.00 | |||
| lc_ctrl_prog_failure | 2.300s | 0.000us | 1 | 1 | 100.00 | |
| lc_state_failure | 1 | 1 | 100.00 | |||
| lc_ctrl_state_failure | 8.030s | 0.000us | 1 | 1 | 100.00 | |
| lc_errors | 1 | 1 | 100.00 | |||
| lc_ctrl_errors | 9.500s | 0.000us | 1 | 1 | 100.00 | |
| security_escalation | 7 | 7 | 100.00 | |||
| lc_ctrl_state_failure | 8.030s | 0.000us | 1 | 1 | 100.00 | |
| lc_ctrl_prog_failure | 2.300s | 0.000us | 1 | 1 | 100.00 | |
| lc_ctrl_errors | 9.500s | 0.000us | 1 | 1 | 100.00 | |
| lc_ctrl_security_escalation | 4.850s | 0.000us | 1 | 1 | 100.00 | |
| lc_ctrl_jtag_state_failure | 17.370s | 0.000us | 1 | 1 | 100.00 | |
| lc_ctrl_jtag_prog_failure | 2.070s | 0.000us | 1 | 1 | 100.00 | |
| lc_ctrl_jtag_errors | 14.790s | 0.000us | 1 | 1 | 100.00 | |
| jtag_access | 13 | 13 | 100.00 | |||
| lc_ctrl_jtag_csr_hw_reset | 1.200s | 0.000us | 1 | 1 | 100.00 | |
| lc_ctrl_jtag_csr_rw | 0.930s | 0.000us | 1 | 1 | 100.00 | |
| lc_ctrl_jtag_csr_bit_bash | 6.690s | 0.000us | 1 | 1 | 100.00 | |
| lc_ctrl_jtag_csr_aliasing | 14.690s | 0.000us | 1 | 1 | 100.00 | |
| lc_ctrl_jtag_same_csr_outstanding | 1.110s | 0.000us | 1 | 1 | 100.00 | |
| lc_ctrl_jtag_csr_mem_rw_with_rand_reset | 1.560s | 0.000us | 1 | 1 | 100.00 | |
| lc_ctrl_jtag_alert_test | 0.840s | 0.000us | 1 | 1 | 100.00 | |
| lc_ctrl_jtag_smoke | 3.610s | 0.000us | 1 | 1 | 100.00 | |
| lc_ctrl_jtag_state_post_trans | 12.150s | 0.000us | 1 | 1 | 100.00 | |
| lc_ctrl_jtag_prog_failure | 2.070s | 0.000us | 1 | 1 | 100.00 | |
| lc_ctrl_jtag_errors | 14.790s | 0.000us | 1 | 1 | 100.00 | |
| lc_ctrl_jtag_access | 15.550s | 0.000us | 1 | 1 | 100.00 | |
| lc_ctrl_jtag_regwen_during_op | 14.970s | 0.000us | 1 | 1 | 100.00 | |
| jtag_priority | 1 | 1 | 100.00 | |||
| lc_ctrl_jtag_priority | 4.100s | 0.000us | 1 | 1 | 100.00 | |
| lc_ctrl_volatile_unlock | 1 | 1 | 100.00 | |||
| lc_ctrl_volatile_unlock_smoke | 0.910s | 0.000us | 1 | 1 | 100.00 | |
| stress_all | 1 | 1 | 100.00 | |||
| lc_ctrl_stress_all | 58.380s | 0.000us | 1 | 1 | 100.00 | |
| alert_test | 1 | 1 | 100.00 | |||
| lc_ctrl_alert_test | 1.300s | 0.000us | 1 | 1 | 100.00 | |
| tl_d_oob_addr_access | 1 | 1 | 100.00 | |||
| lc_ctrl_tl_errors | 1.560s | 0.000us | 1 | 1 | 100.00 | |
| tl_d_illegal_access | 1 | 1 | 100.00 | |||
| lc_ctrl_tl_errors | 1.560s | 0.000us | 1 | 1 | 100.00 | |
| tl_d_outstanding_access | 4 | 4 | 100.00 | |||
| lc_ctrl_csr_hw_reset | 1.090s | 0.000us | 1 | 1 | 100.00 | |
| lc_ctrl_csr_rw | 0.900s | 0.000us | 1 | 1 | 100.00 | |
| lc_ctrl_csr_aliasing | 1.390s | 0.000us | 1 | 1 | 100.00 | |
| lc_ctrl_same_csr_outstanding | 1.050s | 0.000us | 1 | 1 | 100.00 | |
| tl_d_partial_access | 4 | 4 | 100.00 | |||
| lc_ctrl_csr_hw_reset | 1.090s | 0.000us | 1 | 1 | 100.00 | |
| lc_ctrl_csr_rw | 0.900s | 0.000us | 1 | 1 | 100.00 | |
| lc_ctrl_csr_aliasing | 1.390s | 0.000us | 1 | 1 | 100.00 | |
| lc_ctrl_same_csr_outstanding | 1.050s | 0.000us | 1 | 1 | 100.00 | |
| Testpoint | Test | Max Runtime | Sim Time | Pass | Total | % |
|---|---|---|---|---|---|---|
| tl_intg_err | 2 | 2 | 100.00 | |||
| lc_ctrl_tl_intg_err | 3.570s | 0.000us | 1 | 1 | 100.00 | |
| lc_ctrl_sec_cm | 6.910s | 0.000us | 1 | 1 | 100.00 | |
| sec_cm_bus_integrity | 1 | 1 | 100.00 | |||
| lc_ctrl_tl_intg_err | 3.570s | 0.000us | 1 | 1 | 100.00 | |
| sec_cm_transition_config_regwen | 1 | 1 | 100.00 | |||
| lc_ctrl_regwen_during_op | 6.680s | 0.000us | 1 | 1 | 100.00 | |
| sec_cm_manuf_state_sparse | 2 | 2 | 100.00 | |||
| lc_ctrl_state_failure | 8.030s | 0.000us | 1 | 1 | 100.00 | |
| lc_ctrl_sec_cm | 6.910s | 0.000us | 1 | 1 | 100.00 | |
| sec_cm_transition_ctr_sparse | 2 | 2 | 100.00 | |||
| lc_ctrl_state_failure | 8.030s | 0.000us | 1 | 1 | 100.00 | |
| lc_ctrl_sec_cm | 6.910s | 0.000us | 1 | 1 | 100.00 | |
| sec_cm_manuf_state_bkgn_chk | 2 | 2 | 100.00 | |||
| lc_ctrl_state_failure | 8.030s | 0.000us | 1 | 1 | 100.00 | |
| lc_ctrl_sec_cm | 6.910s | 0.000us | 1 | 1 | 100.00 | |
| sec_cm_transition_ctr_bkgn_chk | 2 | 2 | 100.00 | |||
| lc_ctrl_state_failure | 8.030s | 0.000us | 1 | 1 | 100.00 | |
| lc_ctrl_sec_cm | 6.910s | 0.000us | 1 | 1 | 100.00 | |
| sec_cm_state_config_sparse | 2 | 2 | 100.00 | |||
| lc_ctrl_state_failure | 8.030s | 0.000us | 1 | 1 | 100.00 | |
| lc_ctrl_sec_cm | 6.910s | 0.000us | 1 | 1 | 100.00 | |
| sec_cm_main_fsm_sparse | 2 | 2 | 100.00 | |||
| lc_ctrl_state_failure | 8.030s | 0.000us | 1 | 1 | 100.00 | |
| lc_ctrl_sec_cm | 6.910s | 0.000us | 1 | 1 | 100.00 | |
| sec_cm_kmac_fsm_sparse | 2 | 2 | 100.00 | |||
| lc_ctrl_state_failure | 8.030s | 0.000us | 1 | 1 | 100.00 | |
| lc_ctrl_sec_cm | 6.910s | 0.000us | 1 | 1 | 100.00 | |
| sec_cm_main_fsm_local_esc | 2 | 2 | 100.00 | |||
| lc_ctrl_state_failure | 8.030s | 0.000us | 1 | 1 | 100.00 | |
| lc_ctrl_sec_cm | 6.910s | 0.000us | 1 | 1 | 100.00 | |
| sec_cm_main_fsm_global_esc | 1 | 1 | 100.00 | |||
| lc_ctrl_security_escalation | 4.850s | 0.000us | 1 | 1 | 100.00 | |
| sec_cm_main_ctrl_flow_consistency | 2 | 2 | 100.00 | |||
| lc_ctrl_state_post_trans | 4.250s | 0.000us | 1 | 1 | 100.00 | |
| lc_ctrl_jtag_state_post_trans | 12.150s | 0.000us | 1 | 1 | 100.00 | |
| sec_cm_intersig_mubi | 1 | 1 | 100.00 | |||
| lc_ctrl_sec_mubi | 4.650s | 0.000us | 1 | 1 | 100.00 | |
| sec_cm_token_valid_ctrl_mubi | 1 | 1 | 100.00 | |||
| lc_ctrl_sec_mubi | 4.650s | 0.000us | 1 | 1 | 100.00 | |
| sec_cm_token_digest | 1 | 1 | 100.00 | |||
| lc_ctrl_sec_token_digest | 10.240s | 0.000us | 1 | 1 | 100.00 | |
| sec_cm_token_mux_ctrl_redun | 1 | 1 | 100.00 | |||
| lc_ctrl_sec_token_mux | 7.710s | 0.000us | 1 | 1 | 100.00 | |
| sec_cm_token_valid_mux_redun | 1 | 1 | 100.00 | |||
| lc_ctrl_sec_token_mux | 7.710s | 0.000us | 1 | 1 | 100.00 | |
| Testpoint | Test | Max Runtime | Sim Time | Pass | Total | % |
|---|---|---|---|---|---|---|
| stress_all_with_rand_reset | 0 | 1 | 0.00 | |||
| lc_ctrl_stress_all_with_rand_reset | 41.070s | 0.000us | 0 | 1 | 0.00 | |
| Test | seed | line | log context | |
|---|---|---|---|---|
| UVM_ERROR (cip_base_vseq.sv:1236) [lc_ctrl_common_vseq] Check failed (!has_outstanding_access()) Waited * cycles to issue a reset with no outstanding accesses. | ||||
| lc_ctrl_stress_all_with_rand_reset | 47863431231935846660445075553994920886219258891811108962098311131461030073434 | 4483 |
UVM_ERROR @ 5789434715 ps: (cip_base_vseq.sv:1236) [uvm_test_top.env.virtual_sequencer.lc_ctrl_common_vseq] Check failed (!has_outstanding_access()) Waited 10000 cycles to issue a reset with no outstanding accesses.
UVM_INFO @ 5789434715 ps: (uvm_report_catcher.svh:705) [UVM/REPORT/CATCHER]
--- UVM Report catcher Summary ---
|
|