Simulation Results: dma

 
02/04/2026 16:07:25 DVSim: v1.17.3 sha: 08f559e json Branch: master Tool: xcelium [unknown]
Coverage statistics
  • Total
  • 83.12 %
  • code
  • 92.17 %
  • assert
  • 95.44 %
  • func
  • 61.75 %
  • block
  • 97.34 %
  • line
  • 96.85 %
  • branch
  • 95.76 %
  • toggle
  • 83.12 %
  • FSM
  • 92.96 %
Validation stages
V1
100.00%
V2
100.00%
V2S
100.00%
unmapped
66.67%
Testpoint Test Max Runtime Sim Time Pass Total %
dma_memory_smoke 1 1 100.00
dma_memory_smoke 5.000s 265.606us 1 1 100.00
dma_handshake_smoke 1 1 100.00
dma_handshake_smoke 4.000s 500.524us 1 1 100.00
dma_generic_smoke 1 1 100.00
dma_generic_smoke 5.000s 293.894us 1 1 100.00
csr_hw_reset 1 1 100.00
dma_csr_hw_reset 2.000s 38.222us 1 1 100.00
csr_rw 1 1 100.00
dma_csr_rw 2.000s 35.856us 1 1 100.00
csr_bit_bash 1 1 100.00
dma_csr_bit_bash 11.000s 993.650us 1 1 100.00
csr_aliasing 1 1 100.00
dma_csr_aliasing 3.000s 1071.211us 1 1 100.00
csr_mem_rw_with_rand_reset 1 1 100.00
dma_csr_mem_rw_with_rand_reset 1.000s 90.307us 1 1 100.00
regwen_csr_and_corresponding_lockable_csr 2 2 100.00
dma_csr_rw 2.000s 35.856us 1 1 100.00
dma_csr_aliasing 3.000s 1071.211us 1 1 100.00
Testpoint Test Max Runtime Sim Time Pass Total %
dma_memory_region_lock 1 1 100.00
dma_memory_region_lock 47.000s 18750.311us 1 1 100.00
dma_memory_tl_error 1 1 100.00
dma_memory_stress 130.000s 12888.170us 1 1 100.00
dma_handshake_tl_error 1 1 100.00
dma_handshake_stress 280.000s 45910.713us 1 1 100.00
dma_handshake_stress 1 1 100.00
dma_handshake_stress 280.000s 45910.713us 1 1 100.00
dma_memory_stress 1 1 100.00
dma_memory_stress 130.000s 12888.170us 1 1 100.00
dma_generic_stress 1 1 100.00
dma_generic_stress 195.000s 15741.920us 1 1 100.00
dma_handshake_mem_buffer_overflow 1 1 100.00
dma_handshake_stress 280.000s 45910.713us 1 1 100.00
dma_abort 1 1 100.00
dma_abort 4.000s 671.379us 1 1 100.00
dma_stress_all 1 1 100.00
dma_stress_all 274.000s 171510.743us 1 1 100.00
alert_test 1 1 100.00
dma_alert_test 1.000s 32.704us 1 1 100.00
intr_test 1 1 100.00
dma_intr_test 1.000s 16.314us 1 1 100.00
tl_d_oob_addr_access 1 1 100.00
dma_tl_errors 2.000s 32.120us 1 1 100.00
tl_d_illegal_access 1 1 100.00
dma_tl_errors 2.000s 32.120us 1 1 100.00
tl_d_outstanding_access 4 4 100.00
dma_csr_hw_reset 2.000s 38.222us 1 1 100.00
dma_csr_rw 2.000s 35.856us 1 1 100.00
dma_csr_aliasing 3.000s 1071.211us 1 1 100.00
dma_same_csr_outstanding 2.000s 158.936us 1 1 100.00
tl_d_partial_access 4 4 100.00
dma_csr_hw_reset 2.000s 38.222us 1 1 100.00
dma_csr_rw 2.000s 35.856us 1 1 100.00
dma_csr_aliasing 3.000s 1071.211us 1 1 100.00
dma_same_csr_outstanding 2.000s 158.936us 1 1 100.00
Testpoint Test Max Runtime Sim Time Pass Total %
dma_illegal_addr_range 3 3 100.00
dma_mem_enabled 9.000s 493.049us 1 1 100.00
dma_generic_stress 195.000s 15741.920us 1 1 100.00
dma_handshake_stress 280.000s 45910.713us 1 1 100.00
dma_config_lock 1 1 100.00
dma_config_lock 6.000s 301.928us 1 1 100.00
tl_intg_err 2 2 100.00
dma_sec_cm 1.000s 13.827us 1 1 100.00
dma_tl_intg_err 3.000s 210.689us 1 1 100.00
Testpoint Test Max Runtime Sim Time Pass Total %
Unmapped 2 3 66.67
dma_short_transfer 44.000s 2570.155us 1 1 100.00
dma_longer_transfer 4.000s 891.262us 1 1 100.00
dma_stress_all_with_rand_reset 3.000s 871.500us 0 1 0.00

Error Messages

   Test seed line log context
UVM_ERROR @ *ps: (cip_base_vseq.sv:1237) [dma_common_vseq] Check failed (!has_outstanding_access()) Waited * cycles to issue a reset with no outstanding accesses.
dma_stress_all_with_rand_reset 93190826522630461803022412849543921777759451052945976788319957803958227420616 93
UVM_ERROR @ 871499894ps: (cip_base_vseq.sv:1237) [uvm_test_top.env.virtual_sequencer.dma_common_vseq] Check failed (!has_outstanding_access()) Waited 10009 cycles to issue a reset with no outstanding accesses.
UVM_INFO @ 871499894ps: (uvm_report_catcher.svh:705) [UVM/REPORT/CATCHER]
--- UVM Report catcher Summary ---