Simulation Results: aes/unmasked

 
06/04/2026 16:07:05 DVSim: v1.17.3 sha: d2f24af json Branch: master Tool: xcelium [unknown]
Coverage statistics
  • Total
  • 85.95 %
  • code
  • 91.56 %
  • assert
  • 97.94 %
  • func
  • 68.36 %
  • block
  • 91.95 %
  • line
  • 93.52 %
  • branch
  • 85.46 %
  • toggle
  • 97.90 %
  • FSM
  • 89.36 %
Validation stages
V1
100.00%
V2
94.74%
V2S
100.00%
V3
0.00%
Testpoint Test Max Runtime Sim Time Pass Total %
wake_up 1 1 100.00
aes_wake_up 2.000s 61.862us 1 1 100.00
smoke 1 1 100.00
aes_smoke 2.000s 95.166us 1 1 100.00
csr_hw_reset 1 1 100.00
aes_csr_hw_reset 2.000s 63.943us 1 1 100.00
csr_rw 1 1 100.00
aes_csr_rw 1.000s 57.570us 1 1 100.00
csr_bit_bash 1 1 100.00
aes_csr_bit_bash 3.000s 174.710us 1 1 100.00
csr_aliasing 1 1 100.00
aes_csr_aliasing 2.000s 123.990us 1 1 100.00
csr_mem_rw_with_rand_reset 1 1 100.00
aes_csr_mem_rw_with_rand_reset 2.000s 84.176us 1 1 100.00
regwen_csr_and_corresponding_lockable_csr 2 2 100.00
aes_csr_rw 1.000s 57.570us 1 1 100.00
aes_csr_aliasing 2.000s 123.990us 1 1 100.00
Testpoint Test Max Runtime Sim Time Pass Total %
algorithm 3 3 100.00
aes_smoke 2.000s 95.166us 1 1 100.00
aes_config_error 2.000s 61.133us 1 1 100.00
aes_stress 2.000s 91.902us 1 1 100.00
key_length 3 3 100.00
aes_smoke 2.000s 95.166us 1 1 100.00
aes_config_error 2.000s 61.133us 1 1 100.00
aes_stress 2.000s 91.902us 1 1 100.00
back2back 2 2 100.00
aes_stress 2.000s 91.902us 1 1 100.00
aes_b2b 5.000s 96.065us 1 1 100.00
backpressure 1 1 100.00
aes_stress 2.000s 91.902us 1 1 100.00
multi_message 4 4 100.00
aes_smoke 2.000s 95.166us 1 1 100.00
aes_config_error 2.000s 61.133us 1 1 100.00
aes_stress 2.000s 91.902us 1 1 100.00
aes_alert_reset 2.000s 143.936us 1 1 100.00
failure_test 3 3 100.00
aes_man_cfg_err 2.000s 125.758us 1 1 100.00
aes_config_error 2.000s 61.133us 1 1 100.00
aes_alert_reset 2.000s 143.936us 1 1 100.00
trigger_clear_test 0 1 0.00
aes_clear 3.000s 62.109us 0 1 0.00
nist_test_vectors 1 1 100.00
aes_nist_vectors 4.000s 699.891us 1 1 100.00
nist_test_vectors_gcm 1 1 100.00
aes_nist_vectors_gcm 4.000s 107.090us 1 1 100.00
reset_recovery 1 1 100.00
aes_alert_reset 2.000s 143.936us 1 1 100.00
stress 1 1 100.00
aes_stress 2.000s 91.902us 1 1 100.00
sideload 2 2 100.00
aes_stress 2.000s 91.902us 1 1 100.00
aes_sideload 3.000s 108.106us 1 1 100.00
deinitialization 1 1 100.00
aes_deinit 2.000s 108.096us 1 1 100.00
stress_all 1 1 100.00
aes_stress_all 16.000s 1109.842us 1 1 100.00
gcm_save_and_restore 1 1 100.00
aes_gcm_save_restore 2.000s 154.099us 1 1 100.00
alert_test 1 1 100.00
aes_alert_test 1.000s 80.983us 1 1 100.00
tl_d_oob_addr_access 1 1 100.00
aes_tl_errors 2.000s 574.210us 1 1 100.00
tl_d_illegal_access 1 1 100.00
aes_tl_errors 2.000s 574.210us 1 1 100.00
tl_d_outstanding_access 4 4 100.00
aes_csr_hw_reset 2.000s 63.943us 1 1 100.00
aes_csr_rw 1.000s 57.570us 1 1 100.00
aes_csr_aliasing 2.000s 123.990us 1 1 100.00
aes_same_csr_outstanding 2.000s 145.343us 1 1 100.00
tl_d_partial_access 4 4 100.00
aes_csr_hw_reset 2.000s 63.943us 1 1 100.00
aes_csr_rw 1.000s 57.570us 1 1 100.00
aes_csr_aliasing 2.000s 123.990us 1 1 100.00
aes_same_csr_outstanding 2.000s 145.343us 1 1 100.00
Testpoint Test Max Runtime Sim Time Pass Total %
reseeding 1 1 100.00
aes_reseed 2.000s 184.008us 1 1 100.00
fault_inject 3 3 100.00
aes_fi 3.000s 107.909us 1 1 100.00
aes_control_fi 1.000s 97.791us 1 1 100.00
aes_cipher_fi 2.000s 96.533us 1 1 100.00
shadow_reg_update_error 1 1 100.00
aes_shadow_reg_errors 2.000s 83.368us 1 1 100.00
shadow_reg_read_clear_staged_value 1 1 100.00
aes_shadow_reg_errors 2.000s 83.368us 1 1 100.00
shadow_reg_storage_error 1 1 100.00
aes_shadow_reg_errors 2.000s 83.368us 1 1 100.00
shadowed_reset_glitch 1 1 100.00
aes_shadow_reg_errors 2.000s 83.368us 1 1 100.00
shadow_reg_update_error_with_csr_rw 1 1 100.00
aes_shadow_reg_errors_with_csr_rw 4.000s 256.961us 1 1 100.00
tl_intg_err 2 2 100.00
aes_tl_intg_err 2.000s 339.312us 1 1 100.00
aes_sec_cm 2.000s 414.803us 1 1 100.00
sec_cm_bus_integrity 1 1 100.00
aes_tl_intg_err 2.000s 339.312us 1 1 100.00
sec_cm_lc_escalate_en_intersig_mubi 1 1 100.00
aes_alert_reset 2.000s 143.936us 1 1 100.00
sec_cm_main_config_shadow 1 1 100.00
aes_shadow_reg_errors 2.000s 83.368us 1 1 100.00
sec_cm_gcm_config_shadow 1 1 100.00
aes_shadow_reg_errors 2.000s 83.368us 1 1 100.00
sec_cm_main_config_sparse 4 4 100.00
aes_smoke 2.000s 95.166us 1 1 100.00
aes_stress 2.000s 91.902us 1 1 100.00
aes_alert_reset 2.000s 143.936us 1 1 100.00
aes_core_fi 2.000s 127.982us 1 1 100.00
sec_cm_gcm_config_sparse 4 4 100.00
aes_gcm_save_restore 2.000s 154.099us 1 1 100.00
aes_config_error 2.000s 61.133us 1 1 100.00
aes_stress 2.000s 91.902us 1 1 100.00
aes_core_fi 2.000s 127.982us 1 1 100.00
sec_cm_aux_config_shadow 1 1 100.00
aes_shadow_reg_errors 2.000s 83.368us 1 1 100.00
sec_cm_aux_config_regwen 2 2 100.00
aes_readability 3.000s 160.915us 1 1 100.00
aes_stress 2.000s 91.902us 1 1 100.00
sec_cm_key_sideload 2 2 100.00
aes_stress 2.000s 91.902us 1 1 100.00
aes_sideload 3.000s 108.106us 1 1 100.00
sec_cm_key_sw_unreadable 1 1 100.00
aes_readability 3.000s 160.915us 1 1 100.00
sec_cm_data_reg_sw_unreadable 1 1 100.00
aes_readability 3.000s 160.915us 1 1 100.00
sec_cm_key_sec_wipe 1 1 100.00
aes_readability 3.000s 160.915us 1 1 100.00
sec_cm_iv_config_sec_wipe 1 1 100.00
aes_readability 3.000s 160.915us 1 1 100.00
sec_cm_data_reg_sec_wipe 1 1 100.00
aes_readability 3.000s 160.915us 1 1 100.00
sec_cm_data_reg_key_sca 1 1 100.00
aes_stress 2.000s 91.902us 1 1 100.00
sec_cm_key_masking 1 1 100.00
aes_stress 2.000s 91.902us 1 1 100.00
sec_cm_main_fsm_sparse 1 1 100.00
aes_fi 3.000s 107.909us 1 1 100.00
sec_cm_main_fsm_redun 4 4 100.00
aes_fi 3.000s 107.909us 1 1 100.00
aes_control_fi 1.000s 97.791us 1 1 100.00
aes_cipher_fi 2.000s 96.533us 1 1 100.00
aes_ctr_fi 1.000s 76.451us 1 1 100.00
sec_cm_cipher_fsm_sparse 1 1 100.00
aes_fi 3.000s 107.909us 1 1 100.00
sec_cm_cipher_fsm_redun 3 3 100.00
aes_fi 3.000s 107.909us 1 1 100.00
aes_control_fi 1.000s 97.791us 1 1 100.00
aes_cipher_fi 2.000s 96.533us 1 1 100.00
sec_cm_cipher_ctr_redun 1 1 100.00
aes_cipher_fi 2.000s 96.533us 1 1 100.00
sec_cm_ctr_fsm_sparse 1 1 100.00
aes_fi 3.000s 107.909us 1 1 100.00
sec_cm_ctr_fsm_redun 3 3 100.00
aes_fi 3.000s 107.909us 1 1 100.00
aes_control_fi 1.000s 97.791us 1 1 100.00
aes_ctr_fi 1.000s 76.451us 1 1 100.00
sec_cm_ghash_fsm_sparse 1 1 100.00
aes_fi 3.000s 107.909us 1 1 100.00
sec_cm_ctrl_sparse 4 4 100.00
aes_fi 3.000s 107.909us 1 1 100.00
aes_control_fi 1.000s 97.791us 1 1 100.00
aes_cipher_fi 2.000s 96.533us 1 1 100.00
aes_ctr_fi 1.000s 76.451us 1 1 100.00
sec_cm_main_fsm_global_esc 1 1 100.00
aes_alert_reset 2.000s 143.936us 1 1 100.00
sec_cm_main_fsm_local_esc 4 4 100.00
aes_fi 3.000s 107.909us 1 1 100.00
aes_control_fi 1.000s 97.791us 1 1 100.00
aes_cipher_fi 2.000s 96.533us 1 1 100.00
aes_ctr_fi 1.000s 76.451us 1 1 100.00
sec_cm_cipher_fsm_local_esc 4 4 100.00
aes_fi 3.000s 107.909us 1 1 100.00
aes_control_fi 1.000s 97.791us 1 1 100.00
aes_cipher_fi 2.000s 96.533us 1 1 100.00
aes_ctr_fi 1.000s 76.451us 1 1 100.00
sec_cm_ctr_fsm_local_esc 3 3 100.00
aes_fi 3.000s 107.909us 1 1 100.00
aes_control_fi 1.000s 97.791us 1 1 100.00
aes_ctr_fi 1.000s 76.451us 1 1 100.00
sec_cm_ghash_fsm_local_esc 2 2 100.00
aes_fi 3.000s 107.909us 1 1 100.00
aes_ghash_fi 2.000s 54.677us 1 1 100.00
sec_cm_data_reg_local_esc 3 3 100.00
aes_fi 3.000s 107.909us 1 1 100.00
aes_control_fi 1.000s 97.791us 1 1 100.00
aes_cipher_fi 2.000s 96.533us 1 1 100.00
Testpoint Test Max Runtime Sim Time Pass Total %
stress_all_with_rand_reset 0 1 0.00
aes_stress_all_with_rand_reset 23.000s 2100.082us 0 1 0.00

Error Messages

   Test seed line log context
UVM_FATAL (aes_scoreboard.sv:917) scoreboard [scoreboard]
aes_clear 73556637297668974335164359827159503517319236600252243203931881805985997614252 3056
UVM_FATAL @ 62109229 ps: (aes_scoreboard.sv:917) uvm_test_top.env.scoreboard [uvm_test_top.env.scoreboard]
----| SAW TOO MANY MESSAGES AND NONE WAS SPLIT
----| Expected: 3
----| Seen: 4
----| Expected corrupted: 0
UVM_ERROR (uvm_sequencer_base.svh:757) sequencer [SEQREQZMB] The task responsible for requesting a wait_for_grant on sequencer 'sequencer' for sequence 'sideload_seq' has been killed, to avoid a deadlock the sequence will be removed from the arbitration queues
aes_stress_all_with_rand_reset 35157691412869156116780436636563821868418564139844971603561070643417147474282 1592
UVM_ERROR @ 2100081892 ps: (uvm_sequencer_base.svh:757) uvm_test_top.env.keymgr_sideload_agent.sequencer [SEQREQZMB] The task responsible for requesting a wait_for_grant on sequencer 'uvm_test_top.env.keymgr_sideload_agent.sequencer' for sequence 'uvm_test_top.env.virtual_sequencer.aes_stress_vseq.sideload_seq' has been killed, to avoid a deadlock the sequence will be removed from the arbitration queues
UVM_INFO @ 2100081892 ps: (uvm_report_catcher.svh:705) [UVM/REPORT/CATCHER]
--- UVM Report catcher Summary ---