| V1 |
|
100.00% |
| V2 |
|
100.00% |
| V2S |
|
90.91% |
| V3 |
|
0.00% |
| Testpoint | Test | Max Runtime | Sim Time | Pass | Total | % |
|---|---|---|---|---|---|---|
| smoke | 1 | 1 | 100.00 | |||
| keymgr_smoke | 3.000s | 62.667us | 1 | 1 | 100.00 | |
| random | 1 | 1 | 100.00 | |||
| keymgr_random | 5.000s | 651.434us | 1 | 1 | 100.00 | |
| csr_hw_reset | 1 | 1 | 100.00 | |||
| keymgr_csr_hw_reset | 2.000s | 43.972us | 1 | 1 | 100.00 | |
| csr_rw | 1 | 1 | 100.00 | |||
| keymgr_csr_rw | 1.000s | 31.579us | 1 | 1 | 100.00 | |
| csr_bit_bash | 1 | 1 | 100.00 | |||
| keymgr_csr_bit_bash | 9.000s | 957.849us | 1 | 1 | 100.00 | |
| csr_aliasing | 1 | 1 | 100.00 | |||
| keymgr_csr_aliasing | 5.000s | 139.618us | 1 | 1 | 100.00 | |
| csr_mem_rw_with_rand_reset | 1 | 1 | 100.00 | |||
| keymgr_csr_mem_rw_with_rand_reset | 2.000s | 91.365us | 1 | 1 | 100.00 | |
| regwen_csr_and_corresponding_lockable_csr | 2 | 2 | 100.00 | |||
| keymgr_csr_rw | 1.000s | 31.579us | 1 | 1 | 100.00 | |
| keymgr_csr_aliasing | 5.000s | 139.618us | 1 | 1 | 100.00 | |
| Testpoint | Test | Max Runtime | Sim Time | Pass | Total | % |
|---|---|---|---|---|---|---|
| cfgen_during_op | 1 | 1 | 100.00 | |||
| keymgr_cfg_regwen | 3.000s | 208.544us | 1 | 1 | 100.00 | |
| sideload | 4 | 4 | 100.00 | |||
| keymgr_sideload | 20.000s | 2438.879us | 1 | 1 | 100.00 | |
| keymgr_sideload_kmac | 27.000s | 1656.595us | 1 | 1 | 100.00 | |
| keymgr_sideload_aes | 2.000s | 95.359us | 1 | 1 | 100.00 | |
| keymgr_sideload_otbn | 2.000s | 83.829us | 1 | 1 | 100.00 | |
| direct_to_disabled_state | 1 | 1 | 100.00 | |||
| keymgr_direct_to_disabled | 7.000s | 1196.252us | 1 | 1 | 100.00 | |
| lc_disable | 1 | 1 | 100.00 | |||
| keymgr_lc_disable | 2.000s | 136.237us | 1 | 1 | 100.00 | |
| kmac_error_response | 1 | 1 | 100.00 | |||
| keymgr_kmac_rsp_err | 2.000s | 158.846us | 1 | 1 | 100.00 | |
| invalid_sw_input | 1 | 1 | 100.00 | |||
| keymgr_sw_invalid_input | 5.000s | 870.379us | 1 | 1 | 100.00 | |
| invalid_hw_input | 1 | 1 | 100.00 | |||
| keymgr_hwsw_invalid_input | 4.000s | 234.861us | 1 | 1 | 100.00 | |
| sync_async_fault_cross | 1 | 1 | 100.00 | |||
| keymgr_sync_async_fault_cross | 3.000s | 280.011us | 1 | 1 | 100.00 | |
| stress_all | 1 | 1 | 100.00 | |||
| keymgr_stress_all | 2.000s | 952.224us | 1 | 1 | 100.00 | |
| intr_test | 1 | 1 | 100.00 | |||
| keymgr_intr_test | 1.000s | 20.388us | 1 | 1 | 100.00 | |
| alert_test | 1 | 1 | 100.00 | |||
| keymgr_alert_test | 2.000s | 30.343us | 1 | 1 | 100.00 | |
| tl_d_oob_addr_access | 1 | 1 | 100.00 | |||
| keymgr_tl_errors | 2.000s | 182.348us | 1 | 1 | 100.00 | |
| tl_d_illegal_access | 1 | 1 | 100.00 | |||
| keymgr_tl_errors | 2.000s | 182.348us | 1 | 1 | 100.00 | |
| tl_d_outstanding_access | 4 | 4 | 100.00 | |||
| keymgr_csr_hw_reset | 2.000s | 43.972us | 1 | 1 | 100.00 | |
| keymgr_csr_rw | 1.000s | 31.579us | 1 | 1 | 100.00 | |
| keymgr_csr_aliasing | 5.000s | 139.618us | 1 | 1 | 100.00 | |
| keymgr_same_csr_outstanding | 2.000s | 257.992us | 1 | 1 | 100.00 | |
| tl_d_partial_access | 4 | 4 | 100.00 | |||
| keymgr_csr_hw_reset | 2.000s | 43.972us | 1 | 1 | 100.00 | |
| keymgr_csr_rw | 1.000s | 31.579us | 1 | 1 | 100.00 | |
| keymgr_csr_aliasing | 5.000s | 139.618us | 1 | 1 | 100.00 | |
| keymgr_same_csr_outstanding | 2.000s | 257.992us | 1 | 1 | 100.00 | |
| Testpoint | Test | Max Runtime | Sim Time | Pass | Total | % |
|---|---|---|---|---|---|---|
| sec_cm_additional_check | 1 | 1 | 100.00 | |||
| keymgr_sec_cm | 7.000s | 1066.397us | 1 | 1 | 100.00 | |
| tl_intg_err | 2 | 2 | 100.00 | |||
| keymgr_sec_cm | 7.000s | 1066.397us | 1 | 1 | 100.00 | |
| keymgr_tl_intg_err | 3.000s | 1485.164us | 1 | 1 | 100.00 | |
| shadow_reg_update_error | 1 | 1 | 100.00 | |||
| keymgr_shadow_reg_errors | 3.000s | 118.068us | 1 | 1 | 100.00 | |
| shadow_reg_read_clear_staged_value | 1 | 1 | 100.00 | |||
| keymgr_shadow_reg_errors | 3.000s | 118.068us | 1 | 1 | 100.00 | |
| shadow_reg_storage_error | 1 | 1 | 100.00 | |||
| keymgr_shadow_reg_errors | 3.000s | 118.068us | 1 | 1 | 100.00 | |
| shadowed_reset_glitch | 1 | 1 | 100.00 | |||
| keymgr_shadow_reg_errors | 3.000s | 118.068us | 1 | 1 | 100.00 | |
| shadow_reg_update_error_with_csr_rw | 1 | 1 | 100.00 | |||
| keymgr_shadow_reg_errors_with_csr_rw | 4.000s | 226.040us | 1 | 1 | 100.00 | |
| prim_count_check | 1 | 1 | 100.00 | |||
| keymgr_sec_cm | 7.000s | 1066.397us | 1 | 1 | 100.00 | |
| prim_fsm_check | 1 | 1 | 100.00 | |||
| keymgr_sec_cm | 7.000s | 1066.397us | 1 | 1 | 100.00 | |
| sec_cm_bus_integrity | 1 | 1 | 100.00 | |||
| keymgr_tl_intg_err | 3.000s | 1485.164us | 1 | 1 | 100.00 | |
| sec_cm_config_shadow | 1 | 1 | 100.00 | |||
| keymgr_shadow_reg_errors | 3.000s | 118.068us | 1 | 1 | 100.00 | |
| sec_cm_op_config_regwen | 1 | 1 | 100.00 | |||
| keymgr_cfg_regwen | 3.000s | 208.544us | 1 | 1 | 100.00 | |
| sec_cm_reseed_config_regwen | 2 | 2 | 100.00 | |||
| keymgr_random | 5.000s | 651.434us | 1 | 1 | 100.00 | |
| keymgr_csr_rw | 1.000s | 31.579us | 1 | 1 | 100.00 | |
| sec_cm_sw_binding_config_regwen | 2 | 2 | 100.00 | |||
| keymgr_random | 5.000s | 651.434us | 1 | 1 | 100.00 | |
| keymgr_csr_rw | 1.000s | 31.579us | 1 | 1 | 100.00 | |
| sec_cm_max_key_ver_config_regwen | 2 | 2 | 100.00 | |||
| keymgr_random | 5.000s | 651.434us | 1 | 1 | 100.00 | |
| keymgr_csr_rw | 1.000s | 31.579us | 1 | 1 | 100.00 | |
| sec_cm_lc_ctrl_intersig_mubi | 1 | 1 | 100.00 | |||
| keymgr_lc_disable | 2.000s | 136.237us | 1 | 1 | 100.00 | |
| sec_cm_constants_consistency | 1 | 1 | 100.00 | |||
| keymgr_hwsw_invalid_input | 4.000s | 234.861us | 1 | 1 | 100.00 | |
| sec_cm_intersig_consistency | 1 | 1 | 100.00 | |||
| keymgr_hwsw_invalid_input | 4.000s | 234.861us | 1 | 1 | 100.00 | |
| sec_cm_hw_key_sw_noaccess | 1 | 1 | 100.00 | |||
| keymgr_random | 5.000s | 651.434us | 1 | 1 | 100.00 | |
| sec_cm_output_keys_ctrl_redun | 1 | 1 | 100.00 | |||
| keymgr_sideload_protect | 2.000s | 134.966us | 1 | 1 | 100.00 | |
| sec_cm_ctrl_fsm_sparse | 1 | 1 | 100.00 | |||
| keymgr_sec_cm | 7.000s | 1066.397us | 1 | 1 | 100.00 | |
| sec_cm_data_fsm_sparse | 1 | 1 | 100.00 | |||
| keymgr_sec_cm | 7.000s | 1066.397us | 1 | 1 | 100.00 | |
| sec_cm_ctrl_fsm_local_esc | 1 | 1 | 100.00 | |||
| keymgr_sec_cm | 7.000s | 1066.397us | 1 | 1 | 100.00 | |
| sec_cm_ctrl_fsm_consistency | 0 | 1 | 0.00 | |||
| keymgr_custom_cm | 1.000s | 0.000us | 0 | 1 | 0.00 | |
| sec_cm_ctrl_fsm_global_esc | 1 | 1 | 100.00 | |||
| keymgr_lc_disable | 2.000s | 136.237us | 1 | 1 | 100.00 | |
| sec_cm_ctrl_ctr_redun | 1 | 1 | 100.00 | |||
| keymgr_sec_cm | 7.000s | 1066.397us | 1 | 1 | 100.00 | |
| sec_cm_kmac_if_fsm_sparse | 1 | 1 | 100.00 | |||
| keymgr_sec_cm | 7.000s | 1066.397us | 1 | 1 | 100.00 | |
| sec_cm_kmac_if_ctr_redun | 1 | 1 | 100.00 | |||
| keymgr_sec_cm | 7.000s | 1066.397us | 1 | 1 | 100.00 | |
| sec_cm_kmac_if_cmd_ctrl_consistency | 0 | 1 | 0.00 | |||
| keymgr_custom_cm | 1.000s | 0.000us | 0 | 1 | 0.00 | |
| sec_cm_kmac_if_done_ctrl_consistency | 0 | 1 | 0.00 | |||
| keymgr_custom_cm | 1.000s | 0.000us | 0 | 1 | 0.00 | |
| sec_cm_reseed_ctr_redun | 1 | 1 | 100.00 | |||
| keymgr_sec_cm | 7.000s | 1066.397us | 1 | 1 | 100.00 | |
| sec_cm_side_load_sel_ctrl_consistency | 0 | 1 | 0.00 | |||
| keymgr_custom_cm | 1.000s | 0.000us | 0 | 1 | 0.00 | |
| sec_cm_sideload_ctrl_fsm_sparse | 1 | 1 | 100.00 | |||
| keymgr_sec_cm | 7.000s | 1066.397us | 1 | 1 | 100.00 | |
| sec_cm_ctrl_key_integrity | 0 | 1 | 0.00 | |||
| keymgr_custom_cm | 1.000s | 0.000us | 0 | 1 | 0.00 | |
| Testpoint | Test | Max Runtime | Sim Time | Pass | Total | % |
|---|---|---|---|---|---|---|
| stress_all_with_rand_reset | 0 | 1 | 0.00 | |||
| keymgr_stress_all_with_rand_reset | 3.000s | 244.274us | 0 | 1 | 0.00 | |
| Test | seed | line | log context | |
|---|---|---|---|---|
| Job returned non-zero exit code | ||||
| keymgr_custom_cm | 15803881248160898198642165652755401520216318390270298817785605186493738276802 | None |
|
xmsim: *W,SVRNDF (/nightly/current_run/scratch/master/keymgr-sim-xcelium/default/fusesoc-work/src/lowrisc_dv_keymgr_env_0.1/seq_lib/keymgr_custom_cm_vseq.sv,13|21): The randomize method call failed. The unique id of the failed randomize call is 9.
Observed simulation time : 0 FS + 44.
xmsim: *F,RNDUNR: XCELIGEN assertion failed - 0
File - /dev/shm/avs_local_builds/avs_ramdisk_client_rifclx847/tbv/rnc/src/api/rnc_inside.cpp:1375, func - static rnc_node_sp rnc_node::new_inside_elt_node(const rnc_node_sp&, const rnc_node_sp&, rnc_sm)
Stacktrace:
0: rnc_assert_exception::rnc_assert_exception(char const*, int, char const*, char const*)
1: .
TOOL: xrun(64) 24.03-s007: Exiting on Apr 07, 2026 at 16:10:27 UTC (total: 00:00:01)
make: *** [/nightly/current_run/opentitan/hw/dv/tools/dvsim/sim.mk:64: simulate] Error 2
|
|
| UVM_ERROR (cip_base_vseq.sv:1237) [keymgr_common_vseq] Check failed (!has_outstanding_access()) Waited * cycles to issue a reset with no outstanding accesses. | ||||
| keymgr_stress_all_with_rand_reset | 35451825568045113049857348677409655438959538581421558726858079706028559469439 | 591 |
UVM_ERROR @ 244274100 ps: (cip_base_vseq.sv:1237) [uvm_test_top.env.virtual_sequencer.keymgr_common_vseq] Check failed (!has_outstanding_access()) Waited 10000 cycles to issue a reset with no outstanding accesses.
UVM_INFO @ 244274100 ps: (uvm_report_catcher.svh:705) [UVM/REPORT/CATCHER]
--- UVM Report catcher Summary ---
|
|