| V1 |
|
100.00% |
| V2 |
|
91.67% |
| V2S |
|
100.00% |
| V3 |
|
0.00% |
| Testpoint | Test | Max Runtime | Sim Time | Pass | Total | % |
|---|---|---|---|---|---|---|
| smoke | 1 | 1 | 100.00 | |||
| csrng_smoke | 2.000s | 74.702us | 1 | 1 | 100.00 | |
| csr_hw_reset | 1 | 1 | 100.00 | |||
| csrng_csr_hw_reset | 2.000s | 40.470us | 1 | 1 | 100.00 | |
| csr_rw | 1 | 1 | 100.00 | |||
| csrng_csr_rw | 3.000s | 170.873us | 1 | 1 | 100.00 | |
| csr_bit_bash | 1 | 1 | 100.00 | |||
| csrng_csr_bit_bash | 19.000s | 523.980us | 1 | 1 | 100.00 | |
| csr_aliasing | 1 | 1 | 100.00 | |||
| csrng_csr_aliasing | 3.000s | 35.459us | 1 | 1 | 100.00 | |
| csr_mem_rw_with_rand_reset | 1 | 1 | 100.00 | |||
| csrng_csr_mem_rw_with_rand_reset | 3.000s | 26.539us | 1 | 1 | 100.00 | |
| regwen_csr_and_corresponding_lockable_csr | 2 | 2 | 100.00 | |||
| csrng_csr_rw | 3.000s | 170.873us | 1 | 1 | 100.00 | |
| csrng_csr_aliasing | 3.000s | 35.459us | 1 | 1 | 100.00 | |
| Testpoint | Test | Max Runtime | Sim Time | Pass | Total | % |
|---|---|---|---|---|---|---|
| interrupts | 1 | 1 | 100.00 | |||
| csrng_intr | 4.000s | 111.696us | 1 | 1 | 100.00 | |
| alerts | 1 | 1 | 100.00 | |||
| csrng_alert | 8.000s | 310.205us | 1 | 1 | 100.00 | |
| err | 1 | 1 | 100.00 | |||
| csrng_err | 2.000s | 21.425us | 1 | 1 | 100.00 | |
| cmds | 0 | 1 | 0.00 | |||
| csrng_cmds | 3.000s | 87.496us | 0 | 1 | 0.00 | |
| life cycle | 0 | 1 | 0.00 | |||
| csrng_cmds | 3.000s | 87.496us | 0 | 1 | 0.00 | |
| stress_all | 1 | 1 | 100.00 | |||
| csrng_stress_all | 833.000s | 63431.774us | 1 | 1 | 100.00 | |
| intr_test | 1 | 1 | 100.00 | |||
| csrng_intr_test | 2.000s | 28.298us | 1 | 1 | 100.00 | |
| alert_test | 1 | 1 | 100.00 | |||
| csrng_alert_test | 2.000s | 55.869us | 1 | 1 | 100.00 | |
| tl_d_oob_addr_access | 1 | 1 | 100.00 | |||
| csrng_tl_errors | 6.000s | 247.824us | 1 | 1 | 100.00 | |
| tl_d_illegal_access | 1 | 1 | 100.00 | |||
| csrng_tl_errors | 6.000s | 247.824us | 1 | 1 | 100.00 | |
| tl_d_outstanding_access | 4 | 4 | 100.00 | |||
| csrng_csr_hw_reset | 2.000s | 40.470us | 1 | 1 | 100.00 | |
| csrng_csr_rw | 3.000s | 170.873us | 1 | 1 | 100.00 | |
| csrng_csr_aliasing | 3.000s | 35.459us | 1 | 1 | 100.00 | |
| csrng_same_csr_outstanding | 3.000s | 71.419us | 1 | 1 | 100.00 | |
| tl_d_partial_access | 4 | 4 | 100.00 | |||
| csrng_csr_hw_reset | 2.000s | 40.470us | 1 | 1 | 100.00 | |
| csrng_csr_rw | 3.000s | 170.873us | 1 | 1 | 100.00 | |
| csrng_csr_aliasing | 3.000s | 35.459us | 1 | 1 | 100.00 | |
| csrng_same_csr_outstanding | 3.000s | 71.419us | 1 | 1 | 100.00 | |
| Testpoint | Test | Max Runtime | Sim Time | Pass | Total | % |
|---|---|---|---|---|---|---|
| tl_intg_err | 2 | 2 | 100.00 | |||
| csrng_sec_cm | 3.000s | 81.983us | 1 | 1 | 100.00 | |
| csrng_tl_intg_err | 6.000s | 160.638us | 1 | 1 | 100.00 | |
| sec_cm_config_regwen | 2 | 2 | 100.00 | |||
| csrng_regwen | 3.000s | 41.870us | 1 | 1 | 100.00 | |
| csrng_csr_rw | 3.000s | 170.873us | 1 | 1 | 100.00 | |
| sec_cm_config_mubi | 1 | 1 | 100.00 | |||
| csrng_alert | 8.000s | 310.205us | 1 | 1 | 100.00 | |
| sec_cm_intersig_mubi | 1 | 1 | 100.00 | |||
| csrng_stress_all | 833.000s | 63431.774us | 1 | 1 | 100.00 | |
| sec_cm_main_sm_fsm_sparse | 3 | 3 | 100.00 | |||
| csrng_intr | 4.000s | 111.696us | 1 | 1 | 100.00 | |
| csrng_err | 2.000s | 21.425us | 1 | 1 | 100.00 | |
| csrng_sec_cm | 3.000s | 81.983us | 1 | 1 | 100.00 | |
| sec_cm_cmd_stage_fsm_sparse | 3 | 3 | 100.00 | |||
| csrng_intr | 4.000s | 111.696us | 1 | 1 | 100.00 | |
| csrng_err | 2.000s | 21.425us | 1 | 1 | 100.00 | |
| csrng_sec_cm | 3.000s | 81.983us | 1 | 1 | 100.00 | |
| sec_cm_ctr_drbg_fsm_sparse | 3 | 3 | 100.00 | |||
| csrng_intr | 4.000s | 111.696us | 1 | 1 | 100.00 | |
| csrng_err | 2.000s | 21.425us | 1 | 1 | 100.00 | |
| csrng_sec_cm | 3.000s | 81.983us | 1 | 1 | 100.00 | |
| sec_cm_ctr_drbg_ctr_redun | 3 | 3 | 100.00 | |||
| csrng_intr | 4.000s | 111.696us | 1 | 1 | 100.00 | |
| csrng_err | 2.000s | 21.425us | 1 | 1 | 100.00 | |
| csrng_sec_cm | 3.000s | 81.983us | 1 | 1 | 100.00 | |
| sec_cm_gen_cmd_ctr_redun | 3 | 3 | 100.00 | |||
| csrng_intr | 4.000s | 111.696us | 1 | 1 | 100.00 | |
| csrng_err | 2.000s | 21.425us | 1 | 1 | 100.00 | |
| csrng_sec_cm | 3.000s | 81.983us | 1 | 1 | 100.00 | |
| sec_cm_ctrl_mubi | 1 | 1 | 100.00 | |||
| csrng_alert | 8.000s | 310.205us | 1 | 1 | 100.00 | |
| sec_cm_main_sm_ctr_local_esc | 2 | 2 | 100.00 | |||
| csrng_intr | 4.000s | 111.696us | 1 | 1 | 100.00 | |
| csrng_err | 2.000s | 21.425us | 1 | 1 | 100.00 | |
| sec_cm_constants_lc_gated | 1 | 1 | 100.00 | |||
| csrng_stress_all | 833.000s | 63431.774us | 1 | 1 | 100.00 | |
| sec_cm_sw_genbits_bus_consistency | 1 | 1 | 100.00 | |||
| csrng_alert | 8.000s | 310.205us | 1 | 1 | 100.00 | |
| sec_cm_tile_link_bus_integrity | 1 | 1 | 100.00 | |||
| csrng_tl_intg_err | 6.000s | 160.638us | 1 | 1 | 100.00 | |
| sec_cm_aes_cipher_fsm_sparse | 3 | 3 | 100.00 | |||
| csrng_intr | 4.000s | 111.696us | 1 | 1 | 100.00 | |
| csrng_err | 2.000s | 21.425us | 1 | 1 | 100.00 | |
| csrng_sec_cm | 3.000s | 81.983us | 1 | 1 | 100.00 | |
| sec_cm_aes_cipher_fsm_redun | 2 | 2 | 100.00 | |||
| csrng_intr | 4.000s | 111.696us | 1 | 1 | 100.00 | |
| csrng_err | 2.000s | 21.425us | 1 | 1 | 100.00 | |
| sec_cm_aes_cipher_ctrl_sparse | 2 | 2 | 100.00 | |||
| csrng_intr | 4.000s | 111.696us | 1 | 1 | 100.00 | |
| csrng_err | 2.000s | 21.425us | 1 | 1 | 100.00 | |
| sec_cm_aes_cipher_fsm_local_esc | 2 | 2 | 100.00 | |||
| csrng_intr | 4.000s | 111.696us | 1 | 1 | 100.00 | |
| csrng_err | 2.000s | 21.425us | 1 | 1 | 100.00 | |
| sec_cm_aes_cipher_ctr_redun | 3 | 3 | 100.00 | |||
| csrng_intr | 4.000s | 111.696us | 1 | 1 | 100.00 | |
| csrng_err | 2.000s | 21.425us | 1 | 1 | 100.00 | |
| csrng_sec_cm | 3.000s | 81.983us | 1 | 1 | 100.00 | |
| sec_cm_aes_cipher_data_reg_local_esc | 2 | 2 | 100.00 | |||
| csrng_intr | 4.000s | 111.696us | 1 | 1 | 100.00 | |
| csrng_err | 2.000s | 21.425us | 1 | 1 | 100.00 | |
| Testpoint | Test | Max Runtime | Sim Time | Pass | Total | % |
|---|---|---|---|---|---|---|
| stress_all_with_rand_reset | 0 | 1 | 0.00 | |||
| csrng_stress_all_with_rand_reset | 0.000s | 0.000us | 0 | 1 | 0.00 | |
| Test | seed | line | log context | |
|---|---|---|---|---|
| UVM_FATAL (csrng_scoreboard.sv:660) [scoreboard] Check failed cs_item[app].genbits_q[i] == prd_genbits_q[app][i] (* [*] vs * [*]) | ||||
| csrng_cmds | 89743152205824235354417131749182205508289300422540862078878872803325984998653 | 130 |
UVM_FATAL @ 87495618 ps: (csrng_scoreboard.sv:660) [uvm_test_top.env.scoreboard] Check failed cs_item[app].genbits_q[i] == prd_genbits_q[app][i] (0 [0x0] vs 45114521089132419538327454089867073593 [0x21f0bd9f1ea90a404c5eabdf96ce9839])
UVM_INFO @ 87495618 ps: (uvm_report_catcher.svh:705) [UVM/REPORT/CATCHER]
--- UVM Report catcher Summary ---
|
|
| Job timed out after * minutes | ||||
| csrng_stress_all_with_rand_reset | 64023880822633346983448705146347594551788389999636005964845300378424696113701 | None |
Job timed out after 180 minutes
|
|