| V1 |
|
100.00% |
| V2 |
|
100.00% |
| V2S |
|
100.00% |
| V3 |
|
0.00% |
| Testpoint | Test | Max Runtime | Sim Time | Pass | Total | % |
|---|---|---|---|---|---|---|
| smoke | 1 | 1 | 100.00 | |||
| kmac_smoke | 10.970s | 0.000us | 1 | 1 | 100.00 | |
| csr_hw_reset | 1 | 1 | 100.00 | |||
| kmac_csr_hw_reset | 1.000s | 0.000us | 1 | 1 | 100.00 | |
| csr_rw | 1 | 1 | 100.00 | |||
| kmac_csr_rw | 1.020s | 0.000us | 1 | 1 | 100.00 | |
| csr_bit_bash | 1 | 1 | 100.00 | |||
| kmac_csr_bit_bash | 7.100s | 0.000us | 1 | 1 | 100.00 | |
| csr_aliasing | 1 | 1 | 100.00 | |||
| kmac_csr_aliasing | 5.840s | 0.000us | 1 | 1 | 100.00 | |
| csr_mem_rw_with_rand_reset | 1 | 1 | 100.00 | |||
| kmac_csr_mem_rw_with_rand_reset | 1.230s | 0.000us | 1 | 1 | 100.00 | |
| regwen_csr_and_corresponding_lockable_csr | 2 | 2 | 100.00 | |||
| kmac_csr_rw | 1.020s | 0.000us | 1 | 1 | 100.00 | |
| kmac_csr_aliasing | 5.840s | 0.000us | 1 | 1 | 100.00 | |
| mem_walk | 1 | 1 | 100.00 | |||
| kmac_mem_walk | 1.080s | 0.000us | 1 | 1 | 100.00 | |
| mem_partial_access | 1 | 1 | 100.00 | |||
| kmac_mem_partial_access | 1.580s | 0.000us | 1 | 1 | 100.00 | |
| Testpoint | Test | Max Runtime | Sim Time | Pass | Total | % |
|---|---|---|---|---|---|---|
| long_msg_and_output | 1 | 1 | 100.00 | |||
| kmac_long_msg_and_output | 9.610s | 0.000us | 1 | 1 | 100.00 | |
| burst_write | 1 | 1 | 100.00 | |||
| kmac_burst_write | 561.690s | 0.000us | 1 | 1 | 100.00 | |
| test_vectors | 8 | 8 | 100.00 | |||
| kmac_test_vectors_sha3_224 | 32.310s | 0.000us | 1 | 1 | 100.00 | |
| kmac_test_vectors_sha3_256 | 1780.130s | 0.000us | 1 | 1 | 100.00 | |
| kmac_test_vectors_sha3_384 | 1220.600s | 0.000us | 1 | 1 | 100.00 | |
| kmac_test_vectors_sha3_512 | 804.440s | 0.000us | 1 | 1 | 100.00 | |
| kmac_test_vectors_shake_128 | 106.350s | 0.000us | 1 | 1 | 100.00 | |
| kmac_test_vectors_shake_256 | 255.520s | 0.000us | 1 | 1 | 100.00 | |
| kmac_test_vectors_kmac | 2.450s | 0.000us | 1 | 1 | 100.00 | |
| kmac_test_vectors_kmac_xof | 2.700s | 0.000us | 1 | 1 | 100.00 | |
| sideload | 1 | 1 | 100.00 | |||
| kmac_sideload | 298.360s | 0.000us | 1 | 1 | 100.00 | |
| app | 1 | 1 | 100.00 | |||
| kmac_app | 51.010s | 0.000us | 1 | 1 | 100.00 | |
| app_with_partial_data | 1 | 1 | 100.00 | |||
| kmac_app_with_partial_data | 264.550s | 0.000us | 1 | 1 | 100.00 | |
| entropy_refresh | 1 | 1 | 100.00 | |||
| kmac_entropy_refresh | 32.060s | 0.000us | 1 | 1 | 100.00 | |
| error | 1 | 1 | 100.00 | |||
| kmac_error | 253.900s | 0.000us | 1 | 1 | 100.00 | |
| key_error | 1 | 1 | 100.00 | |||
| kmac_key_error | 10.220s | 0.000us | 1 | 1 | 100.00 | |
| sideload_invalid | 1 | 1 | 100.00 | |||
| kmac_sideload_invalid | 3.250s | 0.000us | 1 | 1 | 100.00 | |
| edn_timeout_error | 1 | 1 | 100.00 | |||
| kmac_edn_timeout_error | 7.180s | 0.000us | 1 | 1 | 100.00 | |
| entropy_mode_error | 1 | 1 | 100.00 | |||
| kmac_entropy_mode_error | 5.090s | 0.000us | 1 | 1 | 100.00 | |
| entropy_ready_error | 1 | 1 | 100.00 | |||
| kmac_entropy_ready_error | 47.520s | 0.000us | 1 | 1 | 100.00 | |
| lc_escalation | 1 | 1 | 100.00 | |||
| kmac_lc_escalation | 1.650s | 0.000us | 1 | 1 | 100.00 | |
| stress_all | 1 | 1 | 100.00 | |||
| kmac_stress_all | 1602.680s | 0.000us | 1 | 1 | 100.00 | |
| intr_test | 1 | 1 | 100.00 | |||
| kmac_intr_test | 0.920s | 0.000us | 1 | 1 | 100.00 | |
| alert_test | 1 | 1 | 100.00 | |||
| kmac_alert_test | 1.140s | 0.000us | 1 | 1 | 100.00 | |
| tl_d_oob_addr_access | 1 | 1 | 100.00 | |||
| kmac_tl_errors | 1.840s | 0.000us | 1 | 1 | 100.00 | |
| tl_d_illegal_access | 1 | 1 | 100.00 | |||
| kmac_tl_errors | 1.840s | 0.000us | 1 | 1 | 100.00 | |
| tl_d_outstanding_access | 4 | 4 | 100.00 | |||
| kmac_csr_hw_reset | 1.000s | 0.000us | 1 | 1 | 100.00 | |
| kmac_csr_rw | 1.020s | 0.000us | 1 | 1 | 100.00 | |
| kmac_csr_aliasing | 5.840s | 0.000us | 1 | 1 | 100.00 | |
| kmac_same_csr_outstanding | 2.960s | 0.000us | 1 | 1 | 100.00 | |
| tl_d_partial_access | 4 | 4 | 100.00 | |||
| kmac_csr_hw_reset | 1.000s | 0.000us | 1 | 1 | 100.00 | |
| kmac_csr_rw | 1.020s | 0.000us | 1 | 1 | 100.00 | |
| kmac_csr_aliasing | 5.840s | 0.000us | 1 | 1 | 100.00 | |
| kmac_same_csr_outstanding | 2.960s | 0.000us | 1 | 1 | 100.00 | |
| Testpoint | Test | Max Runtime | Sim Time | Pass | Total | % |
|---|---|---|---|---|---|---|
| shadow_reg_update_error | 1 | 1 | 100.00 | |||
| kmac_shadow_reg_errors | 2.050s | 0.000us | 1 | 1 | 100.00 | |
| shadow_reg_read_clear_staged_value | 1 | 1 | 100.00 | |||
| kmac_shadow_reg_errors | 2.050s | 0.000us | 1 | 1 | 100.00 | |
| shadow_reg_storage_error | 1 | 1 | 100.00 | |||
| kmac_shadow_reg_errors | 2.050s | 0.000us | 1 | 1 | 100.00 | |
| shadowed_reset_glitch | 1 | 1 | 100.00 | |||
| kmac_shadow_reg_errors | 2.050s | 0.000us | 1 | 1 | 100.00 | |
| shadow_reg_update_error_with_csr_rw | 1 | 1 | 100.00 | |||
| kmac_shadow_reg_errors_with_csr_rw | 2.380s | 0.000us | 1 | 1 | 100.00 | |
| tl_intg_err | 2 | 2 | 100.00 | |||
| kmac_sec_cm | 50.740s | 0.000us | 1 | 1 | 100.00 | |
| kmac_tl_intg_err | 1.950s | 0.000us | 1 | 1 | 100.00 | |
| sec_cm_bus_integrity | 1 | 1 | 100.00 | |||
| kmac_tl_intg_err | 1.950s | 0.000us | 1 | 1 | 100.00 | |
| sec_cm_lc_escalate_en_intersig_mubi | 1 | 1 | 100.00 | |||
| kmac_lc_escalation | 1.650s | 0.000us | 1 | 1 | 100.00 | |
| sec_cm_sw_key_key_masking | 1 | 1 | 100.00 | |||
| kmac_smoke | 10.970s | 0.000us | 1 | 1 | 100.00 | |
| sec_cm_key_sideload | 1 | 1 | 100.00 | |||
| kmac_sideload | 298.360s | 0.000us | 1 | 1 | 100.00 | |
| sec_cm_cfg_shadowed_config_shadow | 1 | 1 | 100.00 | |||
| kmac_shadow_reg_errors | 2.050s | 0.000us | 1 | 1 | 100.00 | |
| sec_cm_fsm_sparse | 1 | 1 | 100.00 | |||
| kmac_sec_cm | 50.740s | 0.000us | 1 | 1 | 100.00 | |
| sec_cm_ctr_redun | 1 | 1 | 100.00 | |||
| kmac_sec_cm | 50.740s | 0.000us | 1 | 1 | 100.00 | |
| sec_cm_packer_ctr_redun | 1 | 1 | 100.00 | |||
| kmac_sec_cm | 50.740s | 0.000us | 1 | 1 | 100.00 | |
| sec_cm_cfg_shadowed_config_regwen | 1 | 1 | 100.00 | |||
| kmac_smoke | 10.970s | 0.000us | 1 | 1 | 100.00 | |
| sec_cm_fsm_global_esc | 1 | 1 | 100.00 | |||
| kmac_lc_escalation | 1.650s | 0.000us | 1 | 1 | 100.00 | |
| sec_cm_fsm_local_esc | 1 | 1 | 100.00 | |||
| kmac_sec_cm | 50.740s | 0.000us | 1 | 1 | 100.00 | |
| sec_cm_absorbed_ctrl_mubi | 1 | 1 | 100.00 | |||
| kmac_mubi | 166.490s | 0.000us | 1 | 1 | 100.00 | |
| sec_cm_sw_cmd_ctrl_sparse | 1 | 1 | 100.00 | |||
| kmac_smoke | 10.970s | 0.000us | 1 | 1 | 100.00 | |
| Testpoint | Test | Max Runtime | Sim Time | Pass | Total | % |
|---|---|---|---|---|---|---|
| stress_all_with_rand_reset | 0 | 1 | 0.00 | |||
| kmac_stress_all_with_rand_reset | 79.590s | 0.000us | 0 | 1 | 0.00 | |
| Test | seed | line | log context | |
|---|---|---|---|---|
| UVM_ERROR (cip_base_vseq.sv:847) [kmac_common_vseq] Check failed data & ~ro_mask == * (* [*] vs * [*]) | ||||
| kmac_stress_all_with_rand_reset | 109498046283499755763773819010081452743059388619016590365127005627063188430580 | 351 |
UVM_ERROR @ 15768061842 ps: (cip_base_vseq.sv:847) [uvm_test_top.env.virtual_sequencer.kmac_common_vseq] Check failed data & ~ro_mask == 0 (4 [0x4] vs 0 [0x0])
UVM_INFO @ 15768061842 ps: (uvm_report_catcher.svh:705) [UVM/REPORT/CATCHER]
--- UVM Report catcher Summary ---
|
|