| V1 |
|
100.00% |
| V2 |
|
95.83% |
| V2S |
|
100.00% |
| V3 |
|
100.00% |
| Testpoint | Test | Max Runtime | Sim Time | Pass | Total | % |
|---|---|---|---|---|---|---|
| smoke | 1 | 1 | 100.00 | |||
| adc_ctrl_smoke | 9.480s | 0.000us | 1 | 1 | 100.00 | |
| csr_hw_reset | 1 | 1 | 100.00 | |||
| adc_ctrl_csr_hw_reset | 2.540s | 0.000us | 1 | 1 | 100.00 | |
| csr_rw | 1 | 1 | 100.00 | |||
| adc_ctrl_csr_rw | 1.190s | 0.000us | 1 | 1 | 100.00 | |
| csr_bit_bash | 1 | 1 | 100.00 | |||
| adc_ctrl_csr_bit_bash | 12.300s | 0.000us | 1 | 1 | 100.00 | |
| csr_aliasing | 1 | 1 | 100.00 | |||
| adc_ctrl_csr_aliasing | 2.550s | 0.000us | 1 | 1 | 100.00 | |
| csr_mem_rw_with_rand_reset | 1 | 1 | 100.00 | |||
| adc_ctrl_csr_mem_rw_with_rand_reset | 1.150s | 0.000us | 1 | 1 | 100.00 | |
| regwen_csr_and_corresponding_lockable_csr | 2 | 2 | 100.00 | |||
| adc_ctrl_csr_rw | 1.190s | 0.000us | 1 | 1 | 100.00 | |
| adc_ctrl_csr_aliasing | 2.550s | 0.000us | 1 | 1 | 100.00 | |
| Testpoint | Test | Max Runtime | Sim Time | Pass | Total | % |
|---|---|---|---|---|---|---|
| filters_polled | 1 | 1 | 100.00 | |||
| adc_ctrl_filters_polled | 860.640s | 0.000us | 1 | 1 | 100.00 | |
| filters_polled_fixed | 1 | 1 | 100.00 | |||
| adc_ctrl_filters_polled_fixed | 280.390s | 0.000us | 1 | 1 | 100.00 | |
| filters_interrupt | 1 | 1 | 100.00 | |||
| adc_ctrl_filters_interrupt | 201.340s | 0.000us | 1 | 1 | 100.00 | |
| filters_interrupt_fixed | 1 | 1 | 100.00 | |||
| adc_ctrl_filters_interrupt_fixed | 145.290s | 0.000us | 1 | 1 | 100.00 | |
| filters_wakeup | 1 | 1 | 100.00 | |||
| adc_ctrl_filters_wakeup | 159.360s | 0.000us | 1 | 1 | 100.00 | |
| filters_wakeup_fixed | 1 | 1 | 100.00 | |||
| adc_ctrl_filters_wakeup_fixed | 316.210s | 0.000us | 1 | 1 | 100.00 | |
| filters_both | 1 | 1 | 100.00 | |||
| adc_ctrl_filters_both | 94.020s | 0.000us | 1 | 1 | 100.00 | |
| clock_gating | 0 | 1 | 0.00 | |||
| adc_ctrl_clock_gating | 148.680s | 0.000us | 0 | 1 | 0.00 | |
| poweron_counter | 1 | 1 | 100.00 | |||
| adc_ctrl_poweron_counter | 2.030s | 0.000us | 1 | 1 | 100.00 | |
| lowpower_counter | 1 | 1 | 100.00 | |||
| adc_ctrl_lowpower_counter | 14.450s | 0.000us | 1 | 1 | 100.00 | |
| fsm_reset | 1 | 1 | 100.00 | |||
| adc_ctrl_fsm_reset | 48.740s | 0.000us | 1 | 1 | 100.00 | |
| stress_all | 1 | 1 | 100.00 | |||
| adc_ctrl_stress_all | 520.050s | 0.000us | 1 | 1 | 100.00 | |
| alert_test | 1 | 1 | 100.00 | |||
| adc_ctrl_alert_test | 1.340s | 0.000us | 1 | 1 | 100.00 | |
| intr_test | 1 | 1 | 100.00 | |||
| adc_ctrl_intr_test | 0.880s | 0.000us | 1 | 1 | 100.00 | |
| tl_d_oob_addr_access | 1 | 1 | 100.00 | |||
| adc_ctrl_tl_errors | 1.240s | 0.000us | 1 | 1 | 100.00 | |
| tl_d_illegal_access | 1 | 1 | 100.00 | |||
| adc_ctrl_tl_errors | 1.240s | 0.000us | 1 | 1 | 100.00 | |
| tl_d_outstanding_access | 4 | 4 | 100.00 | |||
| adc_ctrl_csr_hw_reset | 2.540s | 0.000us | 1 | 1 | 100.00 | |
| adc_ctrl_csr_rw | 1.190s | 0.000us | 1 | 1 | 100.00 | |
| adc_ctrl_csr_aliasing | 2.550s | 0.000us | 1 | 1 | 100.00 | |
| adc_ctrl_same_csr_outstanding | 2.750s | 0.000us | 1 | 1 | 100.00 | |
| tl_d_partial_access | 4 | 4 | 100.00 | |||
| adc_ctrl_csr_hw_reset | 2.540s | 0.000us | 1 | 1 | 100.00 | |
| adc_ctrl_csr_rw | 1.190s | 0.000us | 1 | 1 | 100.00 | |
| adc_ctrl_csr_aliasing | 2.550s | 0.000us | 1 | 1 | 100.00 | |
| adc_ctrl_same_csr_outstanding | 2.750s | 0.000us | 1 | 1 | 100.00 | |
| Testpoint | Test | Max Runtime | Sim Time | Pass | Total | % |
|---|---|---|---|---|---|---|
| tl_intg_err | 2 | 2 | 100.00 | |||
| adc_ctrl_sec_cm | 7.380s | 0.000us | 1 | 1 | 100.00 | |
| adc_ctrl_tl_intg_err | 3.040s | 0.000us | 1 | 1 | 100.00 | |
| sec_cm_bus_integrity | 1 | 1 | 100.00 | |||
| adc_ctrl_tl_intg_err | 3.040s | 0.000us | 1 | 1 | 100.00 | |
| Testpoint | Test | Max Runtime | Sim Time | Pass | Total | % |
|---|---|---|---|---|---|---|
| stress_all_with_rand_reset | 1 | 1 | 100.00 | |||
| adc_ctrl_stress_all_with_rand_reset | 10.060s | 0.000us | 1 | 1 | 100.00 | |
| Test | seed | line | log context | |
|---|---|---|---|---|
| UVM_ERROR (cip_base_scoreboard.sv:255) scoreboard [scoreboard] alert fatal_fault has unexpected timeout error | ||||
| adc_ctrl_clock_gating | 52442696744103001039529361253363368219668566951037818353237068013722117099815 | 351 |
UVM_ERROR @ 330173725454 ps: (cip_base_scoreboard.sv:255) uvm_test_top.env.scoreboard [uvm_test_top.env.scoreboard] alert fatal_fault has unexpected timeout error
UVM_INFO @ 330173725454 ps: (uvm_report_catcher.svh:705) [UVM/REPORT/CATCHER]
--- UVM Report catcher Summary ---
|
|