| V1 |
|
100.00% |
| V2 |
|
100.00% |
| V2S |
|
100.00% |
| V3 |
|
0.00% |
| Testpoint | Test | Max Runtime | Sim Time | Pass | Total | % |
|---|---|---|---|---|---|---|
| smoke | 1 | 1 | 100.00 | |||
| lc_ctrl_smoke | 1.330s | 0.000us | 1 | 1 | 100.00 | |
| csr_hw_reset | 1 | 1 | 100.00 | |||
| lc_ctrl_csr_hw_reset | 0.940s | 0.000us | 1 | 1 | 100.00 | |
| csr_rw | 1 | 1 | 100.00 | |||
| lc_ctrl_csr_rw | 0.800s | 0.000us | 1 | 1 | 100.00 | |
| csr_bit_bash | 1 | 1 | 100.00 | |||
| lc_ctrl_csr_bit_bash | 1.620s | 0.000us | 1 | 1 | 100.00 | |
| csr_aliasing | 1 | 1 | 100.00 | |||
| lc_ctrl_csr_aliasing | 1.010s | 0.000us | 1 | 1 | 100.00 | |
| csr_mem_rw_with_rand_reset | 1 | 1 | 100.00 | |||
| lc_ctrl_csr_mem_rw_with_rand_reset | 0.890s | 0.000us | 1 | 1 | 100.00 | |
| regwen_csr_and_corresponding_lockable_csr | 2 | 2 | 100.00 | |||
| lc_ctrl_csr_rw | 0.800s | 0.000us | 1 | 1 | 100.00 | |
| lc_ctrl_csr_aliasing | 1.010s | 0.000us | 1 | 1 | 100.00 | |
| Testpoint | Test | Max Runtime | Sim Time | Pass | Total | % |
|---|---|---|---|---|---|---|
| state_post_trans | 1 | 1 | 100.00 | |||
| lc_ctrl_state_post_trans | 3.600s | 0.000us | 1 | 1 | 100.00 | |
| regwen_during_op | 1 | 1 | 100.00 | |||
| lc_ctrl_regwen_during_op | 9.660s | 0.000us | 1 | 1 | 100.00 | |
| rand_wr_claim_transition_if | 1 | 1 | 100.00 | |||
| lc_ctrl_claim_transition_if | 0.850s | 0.000us | 1 | 1 | 100.00 | |
| lc_prog_failure | 1 | 1 | 100.00 | |||
| lc_ctrl_prog_failure | 2.020s | 0.000us | 1 | 1 | 100.00 | |
| lc_state_failure | 1 | 1 | 100.00 | |||
| lc_ctrl_state_failure | 6.980s | 0.000us | 1 | 1 | 100.00 | |
| lc_errors | 1 | 1 | 100.00 | |||
| lc_ctrl_errors | 8.470s | 0.000us | 1 | 1 | 100.00 | |
| security_escalation | 7 | 7 | 100.00 | |||
| lc_ctrl_state_failure | 6.980s | 0.000us | 1 | 1 | 100.00 | |
| lc_ctrl_prog_failure | 2.020s | 0.000us | 1 | 1 | 100.00 | |
| lc_ctrl_errors | 8.470s | 0.000us | 1 | 1 | 100.00 | |
| lc_ctrl_security_escalation | 6.050s | 0.000us | 1 | 1 | 100.00 | |
| lc_ctrl_jtag_state_failure | 17.060s | 0.000us | 1 | 1 | 100.00 | |
| lc_ctrl_jtag_prog_failure | 10.600s | 0.000us | 1 | 1 | 100.00 | |
| lc_ctrl_jtag_errors | 22.310s | 0.000us | 1 | 1 | 100.00 | |
| jtag_access | 13 | 13 | 100.00 | |||
| lc_ctrl_jtag_csr_hw_reset | 1.240s | 0.000us | 1 | 1 | 100.00 | |
| lc_ctrl_jtag_csr_rw | 1.290s | 0.000us | 1 | 1 | 100.00 | |
| lc_ctrl_jtag_csr_bit_bash | 3.270s | 0.000us | 1 | 1 | 100.00 | |
| lc_ctrl_jtag_csr_aliasing | 8.530s | 0.000us | 1 | 1 | 100.00 | |
| lc_ctrl_jtag_same_csr_outstanding | 1.360s | 0.000us | 1 | 1 | 100.00 | |
| lc_ctrl_jtag_csr_mem_rw_with_rand_reset | 2.200s | 0.000us | 1 | 1 | 100.00 | |
| lc_ctrl_jtag_alert_test | 0.890s | 0.000us | 1 | 1 | 100.00 | |
| lc_ctrl_jtag_smoke | 1.510s | 0.000us | 1 | 1 | 100.00 | |
| lc_ctrl_jtag_state_post_trans | 15.700s | 0.000us | 1 | 1 | 100.00 | |
| lc_ctrl_jtag_prog_failure | 10.600s | 0.000us | 1 | 1 | 100.00 | |
| lc_ctrl_jtag_errors | 22.310s | 0.000us | 1 | 1 | 100.00 | |
| lc_ctrl_jtag_access | 2.810s | 0.000us | 1 | 1 | 100.00 | |
| lc_ctrl_jtag_regwen_during_op | 9.970s | 0.000us | 1 | 1 | 100.00 | |
| jtag_priority | 1 | 1 | 100.00 | |||
| lc_ctrl_jtag_priority | 11.470s | 0.000us | 1 | 1 | 100.00 | |
| lc_ctrl_volatile_unlock | 1 | 1 | 100.00 | |||
| lc_ctrl_volatile_unlock_smoke | 0.950s | 0.000us | 1 | 1 | 100.00 | |
| stress_all | 1 | 1 | 100.00 | |||
| lc_ctrl_stress_all | 46.840s | 0.000us | 1 | 1 | 100.00 | |
| alert_test | 1 | 1 | 100.00 | |||
| lc_ctrl_alert_test | 0.960s | 0.000us | 1 | 1 | 100.00 | |
| tl_d_oob_addr_access | 1 | 1 | 100.00 | |||
| lc_ctrl_tl_errors | 1.540s | 0.000us | 1 | 1 | 100.00 | |
| tl_d_illegal_access | 1 | 1 | 100.00 | |||
| lc_ctrl_tl_errors | 1.540s | 0.000us | 1 | 1 | 100.00 | |
| tl_d_outstanding_access | 4 | 4 | 100.00 | |||
| lc_ctrl_csr_hw_reset | 0.940s | 0.000us | 1 | 1 | 100.00 | |
| lc_ctrl_csr_rw | 0.800s | 0.000us | 1 | 1 | 100.00 | |
| lc_ctrl_csr_aliasing | 1.010s | 0.000us | 1 | 1 | 100.00 | |
| lc_ctrl_same_csr_outstanding | 1.170s | 0.000us | 1 | 1 | 100.00 | |
| tl_d_partial_access | 4 | 4 | 100.00 | |||
| lc_ctrl_csr_hw_reset | 0.940s | 0.000us | 1 | 1 | 100.00 | |
| lc_ctrl_csr_rw | 0.800s | 0.000us | 1 | 1 | 100.00 | |
| lc_ctrl_csr_aliasing | 1.010s | 0.000us | 1 | 1 | 100.00 | |
| lc_ctrl_same_csr_outstanding | 1.170s | 0.000us | 1 | 1 | 100.00 | |
| Testpoint | Test | Max Runtime | Sim Time | Pass | Total | % |
|---|---|---|---|---|---|---|
| tl_intg_err | 2 | 2 | 100.00 | |||
| lc_ctrl_tl_intg_err | 2.010s | 0.000us | 1 | 1 | 100.00 | |
| lc_ctrl_sec_cm | 5.860s | 0.000us | 1 | 1 | 100.00 | |
| sec_cm_bus_integrity | 1 | 1 | 100.00 | |||
| lc_ctrl_tl_intg_err | 2.010s | 0.000us | 1 | 1 | 100.00 | |
| sec_cm_transition_config_regwen | 1 | 1 | 100.00 | |||
| lc_ctrl_regwen_during_op | 9.660s | 0.000us | 1 | 1 | 100.00 | |
| sec_cm_manuf_state_sparse | 2 | 2 | 100.00 | |||
| lc_ctrl_state_failure | 6.980s | 0.000us | 1 | 1 | 100.00 | |
| lc_ctrl_sec_cm | 5.860s | 0.000us | 1 | 1 | 100.00 | |
| sec_cm_transition_ctr_sparse | 2 | 2 | 100.00 | |||
| lc_ctrl_state_failure | 6.980s | 0.000us | 1 | 1 | 100.00 | |
| lc_ctrl_sec_cm | 5.860s | 0.000us | 1 | 1 | 100.00 | |
| sec_cm_manuf_state_bkgn_chk | 2 | 2 | 100.00 | |||
| lc_ctrl_state_failure | 6.980s | 0.000us | 1 | 1 | 100.00 | |
| lc_ctrl_sec_cm | 5.860s | 0.000us | 1 | 1 | 100.00 | |
| sec_cm_transition_ctr_bkgn_chk | 2 | 2 | 100.00 | |||
| lc_ctrl_state_failure | 6.980s | 0.000us | 1 | 1 | 100.00 | |
| lc_ctrl_sec_cm | 5.860s | 0.000us | 1 | 1 | 100.00 | |
| sec_cm_state_config_sparse | 2 | 2 | 100.00 | |||
| lc_ctrl_state_failure | 6.980s | 0.000us | 1 | 1 | 100.00 | |
| lc_ctrl_sec_cm | 5.860s | 0.000us | 1 | 1 | 100.00 | |
| sec_cm_main_fsm_sparse | 2 | 2 | 100.00 | |||
| lc_ctrl_state_failure | 6.980s | 0.000us | 1 | 1 | 100.00 | |
| lc_ctrl_sec_cm | 5.860s | 0.000us | 1 | 1 | 100.00 | |
| sec_cm_kmac_fsm_sparse | 2 | 2 | 100.00 | |||
| lc_ctrl_state_failure | 6.980s | 0.000us | 1 | 1 | 100.00 | |
| lc_ctrl_sec_cm | 5.860s | 0.000us | 1 | 1 | 100.00 | |
| sec_cm_main_fsm_local_esc | 2 | 2 | 100.00 | |||
| lc_ctrl_state_failure | 6.980s | 0.000us | 1 | 1 | 100.00 | |
| lc_ctrl_sec_cm | 5.860s | 0.000us | 1 | 1 | 100.00 | |
| sec_cm_main_fsm_global_esc | 1 | 1 | 100.00 | |||
| lc_ctrl_security_escalation | 6.050s | 0.000us | 1 | 1 | 100.00 | |
| sec_cm_main_ctrl_flow_consistency | 2 | 2 | 100.00 | |||
| lc_ctrl_state_post_trans | 3.600s | 0.000us | 1 | 1 | 100.00 | |
| lc_ctrl_jtag_state_post_trans | 15.700s | 0.000us | 1 | 1 | 100.00 | |
| sec_cm_intersig_mubi | 1 | 1 | 100.00 | |||
| lc_ctrl_sec_mubi | 5.590s | 0.000us | 1 | 1 | 100.00 | |
| sec_cm_token_valid_ctrl_mubi | 1 | 1 | 100.00 | |||
| lc_ctrl_sec_mubi | 5.590s | 0.000us | 1 | 1 | 100.00 | |
| sec_cm_token_digest | 1 | 1 | 100.00 | |||
| lc_ctrl_sec_token_digest | 5.730s | 0.000us | 1 | 1 | 100.00 | |
| sec_cm_token_mux_ctrl_redun | 1 | 1 | 100.00 | |||
| lc_ctrl_sec_token_mux | 5.960s | 0.000us | 1 | 1 | 100.00 | |
| sec_cm_token_valid_mux_redun | 1 | 1 | 100.00 | |||
| lc_ctrl_sec_token_mux | 5.960s | 0.000us | 1 | 1 | 100.00 | |
| Testpoint | Test | Max Runtime | Sim Time | Pass | Total | % |
|---|---|---|---|---|---|---|
| stress_all_with_rand_reset | 0 | 1 | 0.00 | |||
| lc_ctrl_stress_all_with_rand_reset | 8.280s | 0.000us | 0 | 1 | 0.00 | |
| Test | seed | line | log context | |
|---|---|---|---|---|
| UVM_ERROR (cip_base_vseq.sv:1236) [lc_ctrl_common_vseq] Check failed (!has_outstanding_access()) Waited * cycles to issue a reset with no outstanding accesses. | ||||
| lc_ctrl_stress_all_with_rand_reset | 60867789365648152644739485175368941804222028640647337023083928013536037113765 | 358 |
UVM_ERROR @ 579438114 ps: (cip_base_vseq.sv:1236) [uvm_test_top.env.virtual_sequencer.lc_ctrl_common_vseq] Check failed (!has_outstanding_access()) Waited 10003 cycles to issue a reset with no outstanding accesses.
UVM_INFO @ 579438114 ps: (uvm_report_catcher.svh:705) [UVM/REPORT/CATCHER]
--- UVM Report catcher Summary ---
|
|