| V1 |
|
100.00% |
| V2 |
|
100.00% |
| V2S |
|
100.00% |
| V3 |
|
0.00% |
| Testpoint | Test | Max Runtime | Sim Time | Pass | Total | % |
|---|---|---|---|---|---|---|
| smoke | 1 | 1 | 100.00 | |||
| lc_ctrl_smoke | 2.920s | 0.000us | 1 | 1 | 100.00 | |
| csr_hw_reset | 1 | 1 | 100.00 | |||
| lc_ctrl_csr_hw_reset | 0.760s | 0.000us | 1 | 1 | 100.00 | |
| csr_rw | 1 | 1 | 100.00 | |||
| lc_ctrl_csr_rw | 1.000s | 0.000us | 1 | 1 | 100.00 | |
| csr_bit_bash | 1 | 1 | 100.00 | |||
| lc_ctrl_csr_bit_bash | 2.060s | 0.000us | 1 | 1 | 100.00 | |
| csr_aliasing | 1 | 1 | 100.00 | |||
| lc_ctrl_csr_aliasing | 1.010s | 0.000us | 1 | 1 | 100.00 | |
| csr_mem_rw_with_rand_reset | 1 | 1 | 100.00 | |||
| lc_ctrl_csr_mem_rw_with_rand_reset | 1.130s | 0.000us | 1 | 1 | 100.00 | |
| regwen_csr_and_corresponding_lockable_csr | 2 | 2 | 100.00 | |||
| lc_ctrl_csr_rw | 1.000s | 0.000us | 1 | 1 | 100.00 | |
| lc_ctrl_csr_aliasing | 1.010s | 0.000us | 1 | 1 | 100.00 | |
| Testpoint | Test | Max Runtime | Sim Time | Pass | Total | % |
|---|---|---|---|---|---|---|
| state_post_trans | 1 | 1 | 100.00 | |||
| lc_ctrl_state_post_trans | 4.600s | 0.000us | 1 | 1 | 100.00 | |
| regwen_during_op | 1 | 1 | 100.00 | |||
| lc_ctrl_regwen_during_op | 16.470s | 0.000us | 1 | 1 | 100.00 | |
| rand_wr_claim_transition_if | 1 | 1 | 100.00 | |||
| lc_ctrl_claim_transition_if | 0.920s | 0.000us | 1 | 1 | 100.00 | |
| lc_prog_failure | 1 | 1 | 100.00 | |||
| lc_ctrl_prog_failure | 2.500s | 0.000us | 1 | 1 | 100.00 | |
| lc_state_failure | 1 | 1 | 100.00 | |||
| lc_ctrl_state_failure | 5.920s | 0.000us | 1 | 1 | 100.00 | |
| lc_errors | 1 | 1 | 100.00 | |||
| lc_ctrl_errors | 8.070s | 0.000us | 1 | 1 | 100.00 | |
| security_escalation | 7 | 7 | 100.00 | |||
| lc_ctrl_state_failure | 5.920s | 0.000us | 1 | 1 | 100.00 | |
| lc_ctrl_prog_failure | 2.500s | 0.000us | 1 | 1 | 100.00 | |
| lc_ctrl_errors | 8.070s | 0.000us | 1 | 1 | 100.00 | |
| lc_ctrl_security_escalation | 5.720s | 0.000us | 1 | 1 | 100.00 | |
| lc_ctrl_jtag_state_failure | 27.880s | 0.000us | 1 | 1 | 100.00 | |
| lc_ctrl_jtag_prog_failure | 8.960s | 0.000us | 1 | 1 | 100.00 | |
| lc_ctrl_jtag_errors | 39.050s | 0.000us | 1 | 1 | 100.00 | |
| jtag_access | 13 | 13 | 100.00 | |||
| lc_ctrl_jtag_csr_hw_reset | 4.550s | 0.000us | 1 | 1 | 100.00 | |
| lc_ctrl_jtag_csr_rw | 1.580s | 0.000us | 1 | 1 | 100.00 | |
| lc_ctrl_jtag_csr_bit_bash | 9.300s | 0.000us | 1 | 1 | 100.00 | |
| lc_ctrl_jtag_csr_aliasing | 9.870s | 0.000us | 1 | 1 | 100.00 | |
| lc_ctrl_jtag_same_csr_outstanding | 0.990s | 0.000us | 1 | 1 | 100.00 | |
| lc_ctrl_jtag_csr_mem_rw_with_rand_reset | 2.570s | 0.000us | 1 | 1 | 100.00 | |
| lc_ctrl_jtag_alert_test | 1.110s | 0.000us | 1 | 1 | 100.00 | |
| lc_ctrl_jtag_smoke | 3.790s | 0.000us | 1 | 1 | 100.00 | |
| lc_ctrl_jtag_state_post_trans | 7.390s | 0.000us | 1 | 1 | 100.00 | |
| lc_ctrl_jtag_prog_failure | 8.960s | 0.000us | 1 | 1 | 100.00 | |
| lc_ctrl_jtag_errors | 39.050s | 0.000us | 1 | 1 | 100.00 | |
| lc_ctrl_jtag_access | 7.460s | 0.000us | 1 | 1 | 100.00 | |
| lc_ctrl_jtag_regwen_during_op | 11.510s | 0.000us | 1 | 1 | 100.00 | |
| jtag_priority | 1 | 1 | 100.00 | |||
| lc_ctrl_jtag_priority | 1.250s | 0.000us | 1 | 1 | 100.00 | |
| lc_ctrl_volatile_unlock | 1 | 1 | 100.00 | |||
| lc_ctrl_volatile_unlock_smoke | 0.860s | 0.000us | 1 | 1 | 100.00 | |
| stress_all | 1 | 1 | 100.00 | |||
| lc_ctrl_stress_all | 199.490s | 0.000us | 1 | 1 | 100.00 | |
| alert_test | 1 | 1 | 100.00 | |||
| lc_ctrl_alert_test | 0.860s | 0.000us | 1 | 1 | 100.00 | |
| tl_d_oob_addr_access | 1 | 1 | 100.00 | |||
| lc_ctrl_tl_errors | 1.670s | 0.000us | 1 | 1 | 100.00 | |
| tl_d_illegal_access | 1 | 1 | 100.00 | |||
| lc_ctrl_tl_errors | 1.670s | 0.000us | 1 | 1 | 100.00 | |
| tl_d_outstanding_access | 4 | 4 | 100.00 | |||
| lc_ctrl_csr_hw_reset | 0.760s | 0.000us | 1 | 1 | 100.00 | |
| lc_ctrl_csr_rw | 1.000s | 0.000us | 1 | 1 | 100.00 | |
| lc_ctrl_csr_aliasing | 1.010s | 0.000us | 1 | 1 | 100.00 | |
| lc_ctrl_same_csr_outstanding | 1.070s | 0.000us | 1 | 1 | 100.00 | |
| tl_d_partial_access | 4 | 4 | 100.00 | |||
| lc_ctrl_csr_hw_reset | 0.760s | 0.000us | 1 | 1 | 100.00 | |
| lc_ctrl_csr_rw | 1.000s | 0.000us | 1 | 1 | 100.00 | |
| lc_ctrl_csr_aliasing | 1.010s | 0.000us | 1 | 1 | 100.00 | |
| lc_ctrl_same_csr_outstanding | 1.070s | 0.000us | 1 | 1 | 100.00 | |
| Testpoint | Test | Max Runtime | Sim Time | Pass | Total | % |
|---|---|---|---|---|---|---|
| tl_intg_err | 2 | 2 | 100.00 | |||
| lc_ctrl_tl_intg_err | 1.930s | 0.000us | 1 | 1 | 100.00 | |
| lc_ctrl_sec_cm | 5.630s | 0.000us | 1 | 1 | 100.00 | |
| sec_cm_bus_integrity | 1 | 1 | 100.00 | |||
| lc_ctrl_tl_intg_err | 1.930s | 0.000us | 1 | 1 | 100.00 | |
| sec_cm_transition_config_regwen | 1 | 1 | 100.00 | |||
| lc_ctrl_regwen_during_op | 16.470s | 0.000us | 1 | 1 | 100.00 | |
| sec_cm_manuf_state_sparse | 2 | 2 | 100.00 | |||
| lc_ctrl_state_failure | 5.920s | 0.000us | 1 | 1 | 100.00 | |
| lc_ctrl_sec_cm | 5.630s | 0.000us | 1 | 1 | 100.00 | |
| sec_cm_transition_ctr_sparse | 2 | 2 | 100.00 | |||
| lc_ctrl_state_failure | 5.920s | 0.000us | 1 | 1 | 100.00 | |
| lc_ctrl_sec_cm | 5.630s | 0.000us | 1 | 1 | 100.00 | |
| sec_cm_manuf_state_bkgn_chk | 2 | 2 | 100.00 | |||
| lc_ctrl_state_failure | 5.920s | 0.000us | 1 | 1 | 100.00 | |
| lc_ctrl_sec_cm | 5.630s | 0.000us | 1 | 1 | 100.00 | |
| sec_cm_transition_ctr_bkgn_chk | 2 | 2 | 100.00 | |||
| lc_ctrl_state_failure | 5.920s | 0.000us | 1 | 1 | 100.00 | |
| lc_ctrl_sec_cm | 5.630s | 0.000us | 1 | 1 | 100.00 | |
| sec_cm_state_config_sparse | 2 | 2 | 100.00 | |||
| lc_ctrl_state_failure | 5.920s | 0.000us | 1 | 1 | 100.00 | |
| lc_ctrl_sec_cm | 5.630s | 0.000us | 1 | 1 | 100.00 | |
| sec_cm_main_fsm_sparse | 2 | 2 | 100.00 | |||
| lc_ctrl_state_failure | 5.920s | 0.000us | 1 | 1 | 100.00 | |
| lc_ctrl_sec_cm | 5.630s | 0.000us | 1 | 1 | 100.00 | |
| sec_cm_kmac_fsm_sparse | 2 | 2 | 100.00 | |||
| lc_ctrl_state_failure | 5.920s | 0.000us | 1 | 1 | 100.00 | |
| lc_ctrl_sec_cm | 5.630s | 0.000us | 1 | 1 | 100.00 | |
| sec_cm_main_fsm_local_esc | 2 | 2 | 100.00 | |||
| lc_ctrl_state_failure | 5.920s | 0.000us | 1 | 1 | 100.00 | |
| lc_ctrl_sec_cm | 5.630s | 0.000us | 1 | 1 | 100.00 | |
| sec_cm_main_fsm_global_esc | 1 | 1 | 100.00 | |||
| lc_ctrl_security_escalation | 5.720s | 0.000us | 1 | 1 | 100.00 | |
| sec_cm_main_ctrl_flow_consistency | 2 | 2 | 100.00 | |||
| lc_ctrl_state_post_trans | 4.600s | 0.000us | 1 | 1 | 100.00 | |
| lc_ctrl_jtag_state_post_trans | 7.390s | 0.000us | 1 | 1 | 100.00 | |
| sec_cm_intersig_mubi | 1 | 1 | 100.00 | |||
| lc_ctrl_sec_mubi | 6.960s | 0.000us | 1 | 1 | 100.00 | |
| sec_cm_token_valid_ctrl_mubi | 1 | 1 | 100.00 | |||
| lc_ctrl_sec_mubi | 6.960s | 0.000us | 1 | 1 | 100.00 | |
| sec_cm_token_digest | 1 | 1 | 100.00 | |||
| lc_ctrl_sec_token_digest | 5.810s | 0.000us | 1 | 1 | 100.00 | |
| sec_cm_token_mux_ctrl_redun | 1 | 1 | 100.00 | |||
| lc_ctrl_sec_token_mux | 4.790s | 0.000us | 1 | 1 | 100.00 | |
| sec_cm_token_valid_mux_redun | 1 | 1 | 100.00 | |||
| lc_ctrl_sec_token_mux | 4.790s | 0.000us | 1 | 1 | 100.00 | |
| Testpoint | Test | Max Runtime | Sim Time | Pass | Total | % |
|---|---|---|---|---|---|---|
| stress_all_with_rand_reset | 0 | 1 | 0.00 | |||
| lc_ctrl_stress_all_with_rand_reset | 33.450s | 0.000us | 0 | 1 | 0.00 | |
| Test | seed | line | log context | |
|---|---|---|---|---|
| UVM_ERROR (cip_base_vseq.sv:1236) [lc_ctrl_common_vseq] Check failed (!has_outstanding_access()) Waited * cycles to issue a reset with no outstanding accesses. | ||||
| lc_ctrl_stress_all_with_rand_reset | 1308963198383348043296870418970352442100606940139029461514216604218031775785 | 5557 |
UVM_ERROR @ 2160168161 ps: (cip_base_vseq.sv:1236) [uvm_test_top.env.virtual_sequencer.lc_ctrl_common_vseq] Check failed (!has_outstanding_access()) Waited 10000 cycles to issue a reset with no outstanding accesses.
UVM_INFO @ 2160168161 ps: (uvm_report_catcher.svh:705) [UVM/REPORT/CATCHER]
--- UVM Report catcher Summary ---
|
|