| csb_read |
1 |
1 |
100.00 |
|
spi_device_csb_read |
0.840s |
0.000us |
1 |
1 |
100.00
|
| mem_parity |
1 |
1 |
100.00 |
|
spi_device_mem_parity |
0.980s |
0.000us |
1 |
1 |
100.00
|
| mem_cfg |
1 |
1 |
100.00 |
|
spi_device_ram_cfg |
0.810s |
0.000us |
1 |
1 |
100.00
|
| tpm_read |
1 |
1 |
100.00 |
|
spi_device_tpm_rw |
1.220s |
0.000us |
1 |
1 |
100.00
|
| tpm_write |
1 |
1 |
100.00 |
|
spi_device_tpm_rw |
1.220s |
0.000us |
1 |
1 |
100.00
|
| tpm_hw_reg |
2 |
2 |
100.00 |
|
spi_device_tpm_read_hw_reg |
3.260s |
0.000us |
1 |
1 |
100.00
|
|
spi_device_tpm_sts_read |
0.850s |
0.000us |
1 |
1 |
100.00
|
| tpm_fully_random_case |
1 |
1 |
100.00 |
|
spi_device_tpm_all |
24.290s |
0.000us |
1 |
1 |
100.00
|
| pass_cmd_filtering |
2 |
2 |
100.00 |
|
spi_device_pass_cmd_filtering |
1.860s |
0.000us |
1 |
1 |
100.00
|
|
spi_device_flash_all |
181.750s |
0.000us |
1 |
1 |
100.00
|
| pass_addr_translation |
2 |
2 |
100.00 |
|
spi_device_pass_addr_payload_swap |
14.030s |
0.000us |
1 |
1 |
100.00
|
|
spi_device_flash_all |
181.750s |
0.000us |
1 |
1 |
100.00
|
| pass_payload_translation |
2 |
2 |
100.00 |
|
spi_device_pass_addr_payload_swap |
14.030s |
0.000us |
1 |
1 |
100.00
|
|
spi_device_flash_all |
181.750s |
0.000us |
1 |
1 |
100.00
|
| cmd_info_slots |
1 |
1 |
100.00 |
|
spi_device_flash_all |
181.750s |
0.000us |
1 |
1 |
100.00
|
| cmd_read_status |
2 |
2 |
100.00 |
|
spi_device_intercept |
9.680s |
0.000us |
1 |
1 |
100.00
|
|
spi_device_flash_all |
181.750s |
0.000us |
1 |
1 |
100.00
|
| cmd_read_jedec |
2 |
2 |
100.00 |
|
spi_device_intercept |
9.680s |
0.000us |
1 |
1 |
100.00
|
|
spi_device_flash_all |
181.750s |
0.000us |
1 |
1 |
100.00
|
| cmd_read_sfdp |
2 |
2 |
100.00 |
|
spi_device_intercept |
9.680s |
0.000us |
1 |
1 |
100.00
|
|
spi_device_flash_all |
181.750s |
0.000us |
1 |
1 |
100.00
|
| cmd_fast_read |
2 |
2 |
100.00 |
|
spi_device_intercept |
9.680s |
0.000us |
1 |
1 |
100.00
|
|
spi_device_flash_all |
181.750s |
0.000us |
1 |
1 |
100.00
|
| cmd_read_pipeline |
2 |
2 |
100.00 |
|
spi_device_intercept |
9.680s |
0.000us |
1 |
1 |
100.00
|
|
spi_device_flash_all |
181.750s |
0.000us |
1 |
1 |
100.00
|
| flash_cmd_upload |
1 |
1 |
100.00 |
|
spi_device_upload |
4.430s |
0.000us |
1 |
1 |
100.00
|
| mailbox_command |
1 |
1 |
100.00 |
|
spi_device_mailbox |
42.180s |
0.000us |
1 |
1 |
100.00
|
| mailbox_cross_outside_command |
1 |
1 |
100.00 |
|
spi_device_mailbox |
42.180s |
0.000us |
1 |
1 |
100.00
|
| mailbox_cross_inside_command |
1 |
1 |
100.00 |
|
spi_device_mailbox |
42.180s |
0.000us |
1 |
1 |
100.00
|
| cmd_read_buffer |
2 |
2 |
100.00 |
|
spi_device_flash_mode |
7.870s |
0.000us |
1 |
1 |
100.00
|
|
spi_device_read_buffer_direct |
2.840s |
0.000us |
1 |
1 |
100.00
|
| cmd_dummy_cycle |
2 |
2 |
100.00 |
|
spi_device_mailbox |
42.180s |
0.000us |
1 |
1 |
100.00
|
|
spi_device_flash_all |
181.750s |
0.000us |
1 |
1 |
100.00
|
| quad_spi |
1 |
1 |
100.00 |
|
spi_device_flash_all |
181.750s |
0.000us |
1 |
1 |
100.00
|
| dual_spi |
1 |
1 |
100.00 |
|
spi_device_flash_all |
181.750s |
0.000us |
1 |
1 |
100.00
|
| 4b_3b_feature |
1 |
1 |
100.00 |
|
spi_device_cfg_cmd |
1.930s |
0.000us |
1 |
1 |
100.00
|
| write_enable_disable |
1 |
1 |
100.00 |
|
spi_device_cfg_cmd |
1.930s |
0.000us |
1 |
1 |
100.00
|
| TPM_with_flash_or_passthrough_mode |
1 |
1 |
100.00 |
|
spi_device_flash_and_tpm |
242.540s |
0.000us |
1 |
1 |
100.00
|
| tpm_and_flash_trans_with_min_inactive_time |
1 |
1 |
100.00 |
|
spi_device_flash_and_tpm_min_idle |
53.850s |
0.000us |
1 |
1 |
100.00
|
| stress_all |
1 |
1 |
100.00 |
|
spi_device_stress_all |
323.130s |
0.000us |
1 |
1 |
100.00
|
| alert_test |
1 |
1 |
100.00 |
|
spi_device_alert_test |
0.880s |
0.000us |
1 |
1 |
100.00
|
| intr_test |
1 |
1 |
100.00 |
|
spi_device_intr_test |
0.850s |
0.000us |
1 |
1 |
100.00
|
| tl_d_oob_addr_access |
1 |
1 |
100.00 |
|
spi_device_tl_errors |
3.430s |
0.000us |
1 |
1 |
100.00
|
| tl_d_illegal_access |
1 |
1 |
100.00 |
|
spi_device_tl_errors |
3.430s |
0.000us |
1 |
1 |
100.00
|
| tl_d_outstanding_access |
4 |
4 |
100.00 |
|
spi_device_csr_hw_reset |
0.890s |
0.000us |
1 |
1 |
100.00
|
|
spi_device_csr_rw |
2.030s |
0.000us |
1 |
1 |
100.00
|
|
spi_device_csr_aliasing |
6.400s |
0.000us |
1 |
1 |
100.00
|
|
spi_device_same_csr_outstanding |
2.310s |
0.000us |
1 |
1 |
100.00
|
| tl_d_partial_access |
4 |
4 |
100.00 |
|
spi_device_csr_hw_reset |
0.890s |
0.000us |
1 |
1 |
100.00
|
|
spi_device_csr_rw |
2.030s |
0.000us |
1 |
1 |
100.00
|
|
spi_device_csr_aliasing |
6.400s |
0.000us |
1 |
1 |
100.00
|
|
spi_device_same_csr_outstanding |
2.310s |
0.000us |
1 |
1 |
100.00
|