| long_msg |
1 |
1 |
100.00 |
|
hmac_long_msg |
56.370s |
0.000us |
1 |
1 |
100.00
|
| back_pressure |
1 |
1 |
100.00 |
|
hmac_back_pressure |
18.600s |
0.000us |
1 |
1 |
100.00
|
| test_vectors |
6 |
6 |
100.00 |
|
hmac_test_sha256_vectors |
184.170s |
0.000us |
1 |
1 |
100.00
|
|
hmac_test_sha384_vectors |
311.060s |
0.000us |
1 |
1 |
100.00
|
|
hmac_test_sha512_vectors |
19.240s |
0.000us |
1 |
1 |
100.00
|
|
hmac_test_hmac256_vectors |
5.620s |
0.000us |
1 |
1 |
100.00
|
|
hmac_test_hmac384_vectors |
5.860s |
0.000us |
1 |
1 |
100.00
|
|
hmac_test_hmac512_vectors |
9.130s |
0.000us |
1 |
1 |
100.00
|
| burst_wr |
1 |
1 |
100.00 |
|
hmac_burst_wr |
6.200s |
0.000us |
1 |
1 |
100.00
|
| datapath_stress |
1 |
1 |
100.00 |
|
hmac_datapath_stress |
607.280s |
0.000us |
1 |
1 |
100.00
|
| error |
1 |
1 |
100.00 |
|
hmac_error |
17.840s |
0.000us |
1 |
1 |
100.00
|
| wipe_secret |
1 |
1 |
100.00 |
|
hmac_wipe_secret |
65.590s |
0.000us |
1 |
1 |
100.00
|
| save_and_restore |
6 |
6 |
100.00 |
|
hmac_smoke |
0.810s |
0.000us |
1 |
1 |
100.00
|
|
hmac_long_msg |
56.370s |
0.000us |
1 |
1 |
100.00
|
|
hmac_back_pressure |
18.600s |
0.000us |
1 |
1 |
100.00
|
|
hmac_datapath_stress |
607.280s |
0.000us |
1 |
1 |
100.00
|
|
hmac_burst_wr |
6.200s |
0.000us |
1 |
1 |
100.00
|
|
hmac_stress_all |
324.150s |
0.000us |
1 |
1 |
100.00
|
| fifo_empty_status_interrupt |
11 |
11 |
100.00 |
|
hmac_smoke |
0.810s |
0.000us |
1 |
1 |
100.00
|
|
hmac_long_msg |
56.370s |
0.000us |
1 |
1 |
100.00
|
|
hmac_back_pressure |
18.600s |
0.000us |
1 |
1 |
100.00
|
|
hmac_datapath_stress |
607.280s |
0.000us |
1 |
1 |
100.00
|
|
hmac_wipe_secret |
65.590s |
0.000us |
1 |
1 |
100.00
|
|
hmac_test_sha256_vectors |
184.170s |
0.000us |
1 |
1 |
100.00
|
|
hmac_test_sha384_vectors |
311.060s |
0.000us |
1 |
1 |
100.00
|
|
hmac_test_sha512_vectors |
19.240s |
0.000us |
1 |
1 |
100.00
|
|
hmac_test_hmac256_vectors |
5.620s |
0.000us |
1 |
1 |
100.00
|
|
hmac_test_hmac384_vectors |
5.860s |
0.000us |
1 |
1 |
100.00
|
|
hmac_test_hmac512_vectors |
9.130s |
0.000us |
1 |
1 |
100.00
|
| wide_digest_configurable_key_length |
14 |
14 |
100.00 |
|
hmac_smoke |
0.810s |
0.000us |
1 |
1 |
100.00
|
|
hmac_long_msg |
56.370s |
0.000us |
1 |
1 |
100.00
|
|
hmac_back_pressure |
18.600s |
0.000us |
1 |
1 |
100.00
|
|
hmac_datapath_stress |
607.280s |
0.000us |
1 |
1 |
100.00
|
|
hmac_burst_wr |
6.200s |
0.000us |
1 |
1 |
100.00
|
|
hmac_error |
17.840s |
0.000us |
1 |
1 |
100.00
|
|
hmac_wipe_secret |
65.590s |
0.000us |
1 |
1 |
100.00
|
|
hmac_test_sha256_vectors |
184.170s |
0.000us |
1 |
1 |
100.00
|
|
hmac_test_sha384_vectors |
311.060s |
0.000us |
1 |
1 |
100.00
|
|
hmac_test_sha512_vectors |
19.240s |
0.000us |
1 |
1 |
100.00
|
|
hmac_test_hmac256_vectors |
5.620s |
0.000us |
1 |
1 |
100.00
|
|
hmac_test_hmac384_vectors |
5.860s |
0.000us |
1 |
1 |
100.00
|
|
hmac_test_hmac512_vectors |
9.130s |
0.000us |
1 |
1 |
100.00
|
|
hmac_stress_all |
324.150s |
0.000us |
1 |
1 |
100.00
|
| stress_all |
1 |
1 |
100.00 |
|
hmac_stress_all |
324.150s |
0.000us |
1 |
1 |
100.00
|
| alert_test |
1 |
1 |
100.00 |
|
hmac_alert_test |
0.560s |
0.000us |
1 |
1 |
100.00
|
| intr_test |
1 |
1 |
100.00 |
|
hmac_intr_test |
0.610s |
0.000us |
1 |
1 |
100.00
|
| tl_d_oob_addr_access |
1 |
1 |
100.00 |
|
hmac_tl_errors |
1.620s |
0.000us |
1 |
1 |
100.00
|
| tl_d_illegal_access |
1 |
1 |
100.00 |
|
hmac_tl_errors |
1.620s |
0.000us |
1 |
1 |
100.00
|
| tl_d_outstanding_access |
4 |
4 |
100.00 |
|
hmac_csr_hw_reset |
0.710s |
0.000us |
1 |
1 |
100.00
|
|
hmac_csr_rw |
0.880s |
0.000us |
1 |
1 |
100.00
|
|
hmac_csr_aliasing |
5.220s |
0.000us |
1 |
1 |
100.00
|
|
hmac_same_csr_outstanding |
1.040s |
0.000us |
1 |
1 |
100.00
|
| tl_d_partial_access |
4 |
4 |
100.00 |
|
hmac_csr_hw_reset |
0.710s |
0.000us |
1 |
1 |
100.00
|
|
hmac_csr_rw |
0.880s |
0.000us |
1 |
1 |
100.00
|
|
hmac_csr_aliasing |
5.220s |
0.000us |
1 |
1 |
100.00
|
|
hmac_same_csr_outstanding |
1.040s |
0.000us |
1 |
1 |
100.00
|