Simulation Results: keymgr

 
30/03/2026 17:32:01 DVSim: v1.17.3 sha: 554040f json Branch: master Tool: vcs [unknown]
Coverage statistics
  • Total
  • 83.66 %
  • code
  • 94.34 %
  • assert
  • 97.49 %
  • func
  • 59.16 %
  • line
  • 98.68 %
  • branch
  • 97.53 %
  • cond
  • 94.68 %
  • toggle
  • 97.07 %
  • FSM
  • 83.72 %
Validation stages
V1
100.00%
V2
100.00%
V2S
100.00%
V3
100.00%
Testpoint Test Max Runtime Sim Time Pass Total %
smoke 1 1 100.00
keymgr_smoke 1.550s 116.366us 1 1 100.00
random 1 1 100.00
keymgr_random 2.420s 53.947us 1 1 100.00
csr_hw_reset 1 1 100.00
keymgr_csr_hw_reset 1.300s 25.870us 1 1 100.00
csr_rw 1 1 100.00
keymgr_csr_rw 1.200s 126.183us 1 1 100.00
csr_bit_bash 1 1 100.00
keymgr_csr_bit_bash 6.120s 1808.930us 1 1 100.00
csr_aliasing 1 1 100.00
keymgr_csr_aliasing 3.630s 79.018us 1 1 100.00
csr_mem_rw_with_rand_reset 1 1 100.00
keymgr_csr_mem_rw_with_rand_reset 1.610s 38.097us 1 1 100.00
regwen_csr_and_corresponding_lockable_csr 2 2 100.00
keymgr_csr_rw 1.200s 126.183us 1 1 100.00
keymgr_csr_aliasing 3.630s 79.018us 1 1 100.00
Testpoint Test Max Runtime Sim Time Pass Total %
cfgen_during_op 1 1 100.00
keymgr_cfg_regwen 42.900s 5913.654us 1 1 100.00
sideload 4 4 100.00
keymgr_sideload 34.060s 1663.835us 1 1 100.00
keymgr_sideload_kmac 2.440s 129.999us 1 1 100.00
keymgr_sideload_aes 1.940s 442.226us 1 1 100.00
keymgr_sideload_otbn 2.690s 392.040us 1 1 100.00
direct_to_disabled_state 1 1 100.00
keymgr_direct_to_disabled 10.340s 1328.344us 1 1 100.00
lc_disable 1 1 100.00
keymgr_lc_disable 2.630s 885.103us 1 1 100.00
kmac_error_response 1 1 100.00
keymgr_kmac_rsp_err 2.280s 169.521us 1 1 100.00
invalid_sw_input 1 1 100.00
keymgr_sw_invalid_input 9.820s 3970.287us 1 1 100.00
invalid_hw_input 1 1 100.00
keymgr_hwsw_invalid_input 3.050s 364.450us 1 1 100.00
sync_async_fault_cross 1 1 100.00
keymgr_sync_async_fault_cross 2.070s 304.748us 1 1 100.00
stress_all 1 1 100.00
keymgr_stress_all 24.880s 21141.914us 1 1 100.00
intr_test 1 1 100.00
keymgr_intr_test 1.100s 10.853us 1 1 100.00
alert_test 1 1 100.00
keymgr_alert_test 0.910s 84.599us 1 1 100.00
tl_d_oob_addr_access 1 1 100.00
keymgr_tl_errors 2.840s 51.724us 1 1 100.00
tl_d_illegal_access 1 1 100.00
keymgr_tl_errors 2.840s 51.724us 1 1 100.00
tl_d_outstanding_access 4 4 100.00
keymgr_csr_hw_reset 1.300s 25.870us 1 1 100.00
keymgr_csr_rw 1.200s 126.183us 1 1 100.00
keymgr_csr_aliasing 3.630s 79.018us 1 1 100.00
keymgr_same_csr_outstanding 1.700s 103.409us 1 1 100.00
tl_d_partial_access 4 4 100.00
keymgr_csr_hw_reset 1.300s 25.870us 1 1 100.00
keymgr_csr_rw 1.200s 126.183us 1 1 100.00
keymgr_csr_aliasing 3.630s 79.018us 1 1 100.00
keymgr_same_csr_outstanding 1.700s 103.409us 1 1 100.00
Testpoint Test Max Runtime Sim Time Pass Total %
sec_cm_additional_check 1 1 100.00
keymgr_sec_cm 27.610s 2704.127us 1 1 100.00
tl_intg_err 2 2 100.00
keymgr_tl_intg_err 3.970s 658.605us 1 1 100.00
keymgr_sec_cm 27.610s 2704.127us 1 1 100.00
shadow_reg_update_error 1 1 100.00
keymgr_shadow_reg_errors 3.840s 113.514us 1 1 100.00
shadow_reg_read_clear_staged_value 1 1 100.00
keymgr_shadow_reg_errors 3.840s 113.514us 1 1 100.00
shadow_reg_storage_error 1 1 100.00
keymgr_shadow_reg_errors 3.840s 113.514us 1 1 100.00
shadowed_reset_glitch 1 1 100.00
keymgr_shadow_reg_errors 3.840s 113.514us 1 1 100.00
shadow_reg_update_error_with_csr_rw 1 1 100.00
keymgr_shadow_reg_errors_with_csr_rw 8.440s 577.914us 1 1 100.00
prim_count_check 1 1 100.00
keymgr_sec_cm 27.610s 2704.127us 1 1 100.00
prim_fsm_check 1 1 100.00
keymgr_sec_cm 27.610s 2704.127us 1 1 100.00
sec_cm_bus_integrity 1 1 100.00
keymgr_tl_intg_err 3.970s 658.605us 1 1 100.00
sec_cm_config_shadow 1 1 100.00
keymgr_shadow_reg_errors 3.840s 113.514us 1 1 100.00
sec_cm_op_config_regwen 1 1 100.00
keymgr_cfg_regwen 42.900s 5913.654us 1 1 100.00
sec_cm_reseed_config_regwen 2 2 100.00
keymgr_csr_rw 1.200s 126.183us 1 1 100.00
keymgr_random 2.420s 53.947us 1 1 100.00
sec_cm_sw_binding_config_regwen 2 2 100.00
keymgr_csr_rw 1.200s 126.183us 1 1 100.00
keymgr_random 2.420s 53.947us 1 1 100.00
sec_cm_max_key_ver_config_regwen 2 2 100.00
keymgr_csr_rw 1.200s 126.183us 1 1 100.00
keymgr_random 2.420s 53.947us 1 1 100.00
sec_cm_lc_ctrl_intersig_mubi 1 1 100.00
keymgr_lc_disable 2.630s 885.103us 1 1 100.00
sec_cm_constants_consistency 1 1 100.00
keymgr_hwsw_invalid_input 3.050s 364.450us 1 1 100.00
sec_cm_intersig_consistency 1 1 100.00
keymgr_hwsw_invalid_input 3.050s 364.450us 1 1 100.00
sec_cm_hw_key_sw_noaccess 1 1 100.00
keymgr_random 2.420s 53.947us 1 1 100.00
sec_cm_output_keys_ctrl_redun 1 1 100.00
keymgr_sideload_protect 1.940s 149.355us 1 1 100.00
sec_cm_ctrl_fsm_sparse 1 1 100.00
keymgr_sec_cm 27.610s 2704.127us 1 1 100.00
sec_cm_data_fsm_sparse 1 1 100.00
keymgr_sec_cm 27.610s 2704.127us 1 1 100.00
sec_cm_ctrl_fsm_local_esc 1 1 100.00
keymgr_sec_cm 27.610s 2704.127us 1 1 100.00
sec_cm_ctrl_fsm_consistency 1 1 100.00
keymgr_custom_cm 2.260s 191.125us 1 1 100.00
sec_cm_ctrl_fsm_global_esc 1 1 100.00
keymgr_lc_disable 2.630s 885.103us 1 1 100.00
sec_cm_ctrl_ctr_redun 1 1 100.00
keymgr_sec_cm 27.610s 2704.127us 1 1 100.00
sec_cm_kmac_if_fsm_sparse 1 1 100.00
keymgr_sec_cm 27.610s 2704.127us 1 1 100.00
sec_cm_kmac_if_ctr_redun 1 1 100.00
keymgr_sec_cm 27.610s 2704.127us 1 1 100.00
sec_cm_kmac_if_cmd_ctrl_consistency 1 1 100.00
keymgr_custom_cm 2.260s 191.125us 1 1 100.00
sec_cm_kmac_if_done_ctrl_consistency 1 1 100.00
keymgr_custom_cm 2.260s 191.125us 1 1 100.00
sec_cm_reseed_ctr_redun 1 1 100.00
keymgr_sec_cm 27.610s 2704.127us 1 1 100.00
sec_cm_side_load_sel_ctrl_consistency 1 1 100.00
keymgr_custom_cm 2.260s 191.125us 1 1 100.00
sec_cm_sideload_ctrl_fsm_sparse 1 1 100.00
keymgr_sec_cm 27.610s 2704.127us 1 1 100.00
sec_cm_ctrl_key_integrity 1 1 100.00
keymgr_custom_cm 2.260s 191.125us 1 1 100.00
Testpoint Test Max Runtime Sim Time Pass Total %
stress_all_with_rand_reset 1 1 100.00
keymgr_stress_all_with_rand_reset 5.940s 2282.574us 1 1 100.00