Simulation Results: aes/unmasked

 
02/04/2026 19:24:53 DVSim: v1.17.3 sha: cd62ffa json Branch: master Tool: xcelium [unknown]
Coverage statistics
  • Total
  • 84.92 %
  • code
  • 91.53 %
  • assert
  • 97.94 %
  • func
  • 65.28 %
  • block
  • 91.56 %
  • line
  • 94.00 %
  • branch
  • 84.77 %
  • toggle
  • 97.99 %
  • FSM
  • 89.36 %
Validation stages
V1
100.00%
V2
100.00%
V2S
94.44%
V3
0.00%
Testpoint Test Max Runtime Sim Time Pass Total %
wake_up 1 1 100.00
aes_wake_up 3.000s 62.874us 1 1 100.00
smoke 1 1 100.00
aes_smoke 2.000s 60.060us 1 1 100.00
csr_hw_reset 1 1 100.00
aes_csr_hw_reset 2.000s 53.378us 1 1 100.00
csr_rw 1 1 100.00
aes_csr_rw 2.000s 73.586us 1 1 100.00
csr_bit_bash 1 1 100.00
aes_csr_bit_bash 4.000s 115.328us 1 1 100.00
csr_aliasing 1 1 100.00
aes_csr_aliasing 4.000s 287.903us 1 1 100.00
csr_mem_rw_with_rand_reset 1 1 100.00
aes_csr_mem_rw_with_rand_reset 1.000s 64.322us 1 1 100.00
regwen_csr_and_corresponding_lockable_csr 2 2 100.00
aes_csr_rw 2.000s 73.586us 1 1 100.00
aes_csr_aliasing 4.000s 287.903us 1 1 100.00
Testpoint Test Max Runtime Sim Time Pass Total %
algorithm 3 3 100.00
aes_smoke 2.000s 60.060us 1 1 100.00
aes_config_error 2.000s 86.719us 1 1 100.00
aes_stress 2.000s 342.006us 1 1 100.00
key_length 3 3 100.00
aes_smoke 2.000s 60.060us 1 1 100.00
aes_config_error 2.000s 86.719us 1 1 100.00
aes_stress 2.000s 342.006us 1 1 100.00
back2back 2 2 100.00
aes_stress 2.000s 342.006us 1 1 100.00
aes_b2b 2.000s 75.526us 1 1 100.00
backpressure 1 1 100.00
aes_stress 2.000s 342.006us 1 1 100.00
multi_message 4 4 100.00
aes_smoke 2.000s 60.060us 1 1 100.00
aes_config_error 2.000s 86.719us 1 1 100.00
aes_stress 2.000s 342.006us 1 1 100.00
aes_alert_reset 3.000s 259.638us 1 1 100.00
failure_test 3 3 100.00
aes_man_cfg_err 2.000s 138.558us 1 1 100.00
aes_config_error 2.000s 86.719us 1 1 100.00
aes_alert_reset 3.000s 259.638us 1 1 100.00
trigger_clear_test 1 1 100.00
aes_clear 2.000s 66.056us 1 1 100.00
nist_test_vectors 1 1 100.00
aes_nist_vectors 4.000s 316.173us 1 1 100.00
nist_test_vectors_gcm 1 1 100.00
aes_nist_vectors_gcm 5.000s 175.987us 1 1 100.00
reset_recovery 1 1 100.00
aes_alert_reset 3.000s 259.638us 1 1 100.00
stress 1 1 100.00
aes_stress 2.000s 342.006us 1 1 100.00
sideload 2 2 100.00
aes_stress 2.000s 342.006us 1 1 100.00
aes_sideload 3.000s 79.065us 1 1 100.00
deinitialization 1 1 100.00
aes_deinit 3.000s 178.114us 1 1 100.00
stress_all 1 1 100.00
aes_stress_all 8.000s 561.300us 1 1 100.00
gcm_save_and_restore 1 1 100.00
aes_gcm_save_restore 1.000s 71.325us 1 1 100.00
alert_test 1 1 100.00
aes_alert_test 2.000s 95.726us 1 1 100.00
tl_d_oob_addr_access 1 1 100.00
aes_tl_errors 2.000s 88.200us 1 1 100.00
tl_d_illegal_access 1 1 100.00
aes_tl_errors 2.000s 88.200us 1 1 100.00
tl_d_outstanding_access 4 4 100.00
aes_csr_hw_reset 2.000s 53.378us 1 1 100.00
aes_csr_rw 2.000s 73.586us 1 1 100.00
aes_csr_aliasing 4.000s 287.903us 1 1 100.00
aes_same_csr_outstanding 2.000s 123.661us 1 1 100.00
tl_d_partial_access 4 4 100.00
aes_csr_hw_reset 2.000s 53.378us 1 1 100.00
aes_csr_rw 2.000s 73.586us 1 1 100.00
aes_csr_aliasing 4.000s 287.903us 1 1 100.00
aes_same_csr_outstanding 2.000s 123.661us 1 1 100.00
Testpoint Test Max Runtime Sim Time Pass Total %
reseeding 1 1 100.00
aes_reseed 3.000s 481.215us 1 1 100.00
fault_inject 2 3 66.67
aes_fi 3.000s 121.976us 1 1 100.00
aes_control_fi 1.000s 130.898us 1 1 100.00
aes_cipher_fi 24.000s 10008.591us 0 1 0.00
shadow_reg_update_error 1 1 100.00
aes_shadow_reg_errors 2.000s 168.429us 1 1 100.00
shadow_reg_read_clear_staged_value 1 1 100.00
aes_shadow_reg_errors 2.000s 168.429us 1 1 100.00
shadow_reg_storage_error 1 1 100.00
aes_shadow_reg_errors 2.000s 168.429us 1 1 100.00
shadowed_reset_glitch 1 1 100.00
aes_shadow_reg_errors 2.000s 168.429us 1 1 100.00
shadow_reg_update_error_with_csr_rw 1 1 100.00
aes_shadow_reg_errors_with_csr_rw 3.000s 135.963us 1 1 100.00
tl_intg_err 2 2 100.00
aes_tl_intg_err 3.000s 739.186us 1 1 100.00
aes_sec_cm 5.000s 2094.443us 1 1 100.00
sec_cm_bus_integrity 1 1 100.00
aes_tl_intg_err 3.000s 739.186us 1 1 100.00
sec_cm_lc_escalate_en_intersig_mubi 1 1 100.00
aes_alert_reset 3.000s 259.638us 1 1 100.00
sec_cm_main_config_shadow 1 1 100.00
aes_shadow_reg_errors 2.000s 168.429us 1 1 100.00
sec_cm_gcm_config_shadow 1 1 100.00
aes_shadow_reg_errors 2.000s 168.429us 1 1 100.00
sec_cm_main_config_sparse 4 4 100.00
aes_smoke 2.000s 60.060us 1 1 100.00
aes_stress 2.000s 342.006us 1 1 100.00
aes_alert_reset 3.000s 259.638us 1 1 100.00
aes_core_fi 2.000s 105.506us 1 1 100.00
sec_cm_gcm_config_sparse 4 4 100.00
aes_gcm_save_restore 1.000s 71.325us 1 1 100.00
aes_config_error 2.000s 86.719us 1 1 100.00
aes_stress 2.000s 342.006us 1 1 100.00
aes_core_fi 2.000s 105.506us 1 1 100.00
sec_cm_aux_config_shadow 1 1 100.00
aes_shadow_reg_errors 2.000s 168.429us 1 1 100.00
sec_cm_aux_config_regwen 2 2 100.00
aes_readability 2.000s 66.773us 1 1 100.00
aes_stress 2.000s 342.006us 1 1 100.00
sec_cm_key_sideload 2 2 100.00
aes_stress 2.000s 342.006us 1 1 100.00
aes_sideload 3.000s 79.065us 1 1 100.00
sec_cm_key_sw_unreadable 1 1 100.00
aes_readability 2.000s 66.773us 1 1 100.00
sec_cm_data_reg_sw_unreadable 1 1 100.00
aes_readability 2.000s 66.773us 1 1 100.00
sec_cm_key_sec_wipe 1 1 100.00
aes_readability 2.000s 66.773us 1 1 100.00
sec_cm_iv_config_sec_wipe 1 1 100.00
aes_readability 2.000s 66.773us 1 1 100.00
sec_cm_data_reg_sec_wipe 1 1 100.00
aes_readability 2.000s 66.773us 1 1 100.00
sec_cm_data_reg_key_sca 1 1 100.00
aes_stress 2.000s 342.006us 1 1 100.00
sec_cm_key_masking 1 1 100.00
aes_stress 2.000s 342.006us 1 1 100.00
sec_cm_main_fsm_sparse 1 1 100.00
aes_fi 3.000s 121.976us 1 1 100.00
sec_cm_main_fsm_redun 3 4 75.00
aes_fi 3.000s 121.976us 1 1 100.00
aes_control_fi 1.000s 130.898us 1 1 100.00
aes_cipher_fi 24.000s 10008.591us 0 1 0.00
aes_ctr_fi 3.000s 203.781us 1 1 100.00
sec_cm_cipher_fsm_sparse 1 1 100.00
aes_fi 3.000s 121.976us 1 1 100.00
sec_cm_cipher_fsm_redun 2 3 66.67
aes_fi 3.000s 121.976us 1 1 100.00
aes_control_fi 1.000s 130.898us 1 1 100.00
aes_cipher_fi 24.000s 10008.591us 0 1 0.00
sec_cm_cipher_ctr_redun 0 1 0.00
aes_cipher_fi 24.000s 10008.591us 0 1 0.00
sec_cm_ctr_fsm_sparse 1 1 100.00
aes_fi 3.000s 121.976us 1 1 100.00
sec_cm_ctr_fsm_redun 3 3 100.00
aes_fi 3.000s 121.976us 1 1 100.00
aes_control_fi 1.000s 130.898us 1 1 100.00
aes_ctr_fi 3.000s 203.781us 1 1 100.00
sec_cm_ghash_fsm_sparse 1 1 100.00
aes_fi 3.000s 121.976us 1 1 100.00
sec_cm_ctrl_sparse 3 4 75.00
aes_fi 3.000s 121.976us 1 1 100.00
aes_control_fi 1.000s 130.898us 1 1 100.00
aes_cipher_fi 24.000s 10008.591us 0 1 0.00
aes_ctr_fi 3.000s 203.781us 1 1 100.00
sec_cm_main_fsm_global_esc 1 1 100.00
aes_alert_reset 3.000s 259.638us 1 1 100.00
sec_cm_main_fsm_local_esc 3 4 75.00
aes_fi 3.000s 121.976us 1 1 100.00
aes_control_fi 1.000s 130.898us 1 1 100.00
aes_cipher_fi 24.000s 10008.591us 0 1 0.00
aes_ctr_fi 3.000s 203.781us 1 1 100.00
sec_cm_cipher_fsm_local_esc 3 4 75.00
aes_fi 3.000s 121.976us 1 1 100.00
aes_control_fi 1.000s 130.898us 1 1 100.00
aes_cipher_fi 24.000s 10008.591us 0 1 0.00
aes_ctr_fi 3.000s 203.781us 1 1 100.00
sec_cm_ctr_fsm_local_esc 3 3 100.00
aes_fi 3.000s 121.976us 1 1 100.00
aes_control_fi 1.000s 130.898us 1 1 100.00
aes_ctr_fi 3.000s 203.781us 1 1 100.00
sec_cm_ghash_fsm_local_esc 2 2 100.00
aes_fi 3.000s 121.976us 1 1 100.00
aes_ghash_fi 2.000s 60.148us 1 1 100.00
sec_cm_data_reg_local_esc 2 3 66.67
aes_fi 3.000s 121.976us 1 1 100.00
aes_control_fi 1.000s 130.898us 1 1 100.00
aes_cipher_fi 24.000s 10008.591us 0 1 0.00
Testpoint Test Max Runtime Sim Time Pass Total %
stress_all_with_rand_reset 0 1 0.00
aes_stress_all_with_rand_reset 5.000s 1462.856us 0 1 0.00

Error Messages

   Test seed line log context
UVM_FATAL (aes_cipher_fi_vseq.sv:62) [aes_cipher_fi_vseq] wait timeout occurred!
aes_cipher_fi 46042503402238168390602283434092434019061146592764332475569749412554507273321 146
UVM_FATAL @ 10008590755 ps: (aes_cipher_fi_vseq.sv:62) [uvm_test_top.env.virtual_sequencer.aes_cipher_fi_vseq] wait timeout occurred!
UVM_INFO @ 10008590755 ps: (uvm_report_catcher.svh:705) [UVM/REPORT/CATCHER]
--- UVM Report catcher Summary ---
UVM_ERROR (uvm_sequencer_base.svh:757) sequencer [SEQREQZMB] The task responsible for requesting a wait_for_grant on sequencer 'sequencer' for sequence 'sideload_seq' has been killed, to avoid a deadlock the sequence will be removed from the arbitration queues
aes_stress_all_with_rand_reset 30779949444064691609262595454782462229322685694169670999469722805000474621078 291
UVM_ERROR @ 1462856455 ps: (uvm_sequencer_base.svh:757) uvm_test_top.env.keymgr_sideload_agent.sequencer [SEQREQZMB] The task responsible for requesting a wait_for_grant on sequencer 'uvm_test_top.env.keymgr_sideload_agent.sequencer' for sequence 'uvm_test_top.env.virtual_sequencer.aes_reseed_vseq.sideload_seq' has been killed, to avoid a deadlock the sequence will be removed from the arbitration queues
UVM_INFO @ 1462856455 ps: (uvm_report_catcher.svh:705) [UVM/REPORT/CATCHER]
--- UVM Report catcher Summary ---