| long_msg |
10 |
10 |
100.00 |
|
hmac_long_msg |
79.680s |
0.000us |
10 |
10 |
100.00
|
| back_pressure |
25 |
25 |
100.00 |
|
hmac_back_pressure |
110.910s |
0.000us |
25 |
25 |
100.00
|
| test_vectors |
365 |
365 |
100.00 |
|
hmac_test_sha256_vectors |
275.440s |
0.000us |
30 |
30 |
100.00
|
|
hmac_test_sha384_vectors |
550.750s |
0.000us |
75 |
75 |
100.00
|
|
hmac_test_sha512_vectors |
594.580s |
0.000us |
75 |
75 |
100.00
|
|
hmac_test_hmac256_vectors |
15.280s |
0.000us |
50 |
50 |
100.00
|
|
hmac_test_hmac384_vectors |
17.080s |
0.000us |
60 |
60 |
100.00
|
|
hmac_test_hmac512_vectors |
19.810s |
0.000us |
75 |
75 |
100.00
|
| burst_wr |
50 |
50 |
100.00 |
|
hmac_burst_wr |
33.030s |
0.000us |
50 |
50 |
100.00
|
| datapath_stress |
10 |
10 |
100.00 |
|
hmac_datapath_stress |
693.430s |
0.000us |
10 |
10 |
100.00
|
| error |
10 |
10 |
100.00 |
|
hmac_error |
96.080s |
0.000us |
10 |
10 |
100.00
|
| wipe_secret |
10 |
10 |
100.00 |
|
hmac_wipe_secret |
77.550s |
0.000us |
10 |
10 |
100.00
|
| save_and_restore |
155 |
155 |
100.00 |
|
hmac_smoke |
14.550s |
0.000us |
10 |
10 |
100.00
|
|
hmac_long_msg |
79.680s |
0.000us |
10 |
10 |
100.00
|
|
hmac_back_pressure |
110.910s |
0.000us |
25 |
25 |
100.00
|
|
hmac_datapath_stress |
693.430s |
0.000us |
10 |
10 |
100.00
|
|
hmac_burst_wr |
33.030s |
0.000us |
50 |
50 |
100.00
|
|
hmac_stress_all |
1463.540s |
0.000us |
50 |
50 |
100.00
|
| fifo_empty_status_interrupt |
430 |
430 |
100.00 |
|
hmac_smoke |
14.550s |
0.000us |
10 |
10 |
100.00
|
|
hmac_long_msg |
79.680s |
0.000us |
10 |
10 |
100.00
|
|
hmac_back_pressure |
110.910s |
0.000us |
25 |
25 |
100.00
|
|
hmac_datapath_stress |
693.430s |
0.000us |
10 |
10 |
100.00
|
|
hmac_wipe_secret |
77.550s |
0.000us |
10 |
10 |
100.00
|
|
hmac_test_sha256_vectors |
275.440s |
0.000us |
30 |
30 |
100.00
|
|
hmac_test_sha384_vectors |
550.750s |
0.000us |
75 |
75 |
100.00
|
|
hmac_test_sha512_vectors |
594.580s |
0.000us |
75 |
75 |
100.00
|
|
hmac_test_hmac256_vectors |
15.280s |
0.000us |
50 |
50 |
100.00
|
|
hmac_test_hmac384_vectors |
17.080s |
0.000us |
60 |
60 |
100.00
|
|
hmac_test_hmac512_vectors |
19.810s |
0.000us |
75 |
75 |
100.00
|
| wide_digest_configurable_key_length |
540 |
540 |
100.00 |
|
hmac_smoke |
14.550s |
0.000us |
10 |
10 |
100.00
|
|
hmac_long_msg |
79.680s |
0.000us |
10 |
10 |
100.00
|
|
hmac_back_pressure |
110.910s |
0.000us |
25 |
25 |
100.00
|
|
hmac_datapath_stress |
693.430s |
0.000us |
10 |
10 |
100.00
|
|
hmac_burst_wr |
33.030s |
0.000us |
50 |
50 |
100.00
|
|
hmac_error |
96.080s |
0.000us |
10 |
10 |
100.00
|
|
hmac_wipe_secret |
77.550s |
0.000us |
10 |
10 |
100.00
|
|
hmac_test_sha256_vectors |
275.440s |
0.000us |
30 |
30 |
100.00
|
|
hmac_test_sha384_vectors |
550.750s |
0.000us |
75 |
75 |
100.00
|
|
hmac_test_sha512_vectors |
594.580s |
0.000us |
75 |
75 |
100.00
|
|
hmac_test_hmac256_vectors |
15.280s |
0.000us |
50 |
50 |
100.00
|
|
hmac_test_hmac384_vectors |
17.080s |
0.000us |
60 |
60 |
100.00
|
|
hmac_test_hmac512_vectors |
19.810s |
0.000us |
75 |
75 |
100.00
|
|
hmac_stress_all |
1463.540s |
0.000us |
50 |
50 |
100.00
|
| stress_all |
50 |
50 |
100.00 |
|
hmac_stress_all |
1463.540s |
0.000us |
50 |
50 |
100.00
|
| alert_test |
50 |
50 |
100.00 |
|
hmac_alert_test |
0.940s |
0.000us |
50 |
50 |
100.00
|
| intr_test |
50 |
50 |
100.00 |
|
hmac_intr_test |
0.740s |
0.000us |
50 |
50 |
100.00
|
| tl_d_oob_addr_access |
20 |
20 |
100.00 |
|
hmac_tl_errors |
3.370s |
0.000us |
20 |
20 |
100.00
|
| tl_d_illegal_access |
20 |
20 |
100.00 |
|
hmac_tl_errors |
3.370s |
0.000us |
20 |
20 |
100.00
|
| tl_d_outstanding_access |
50 |
50 |
100.00 |
|
hmac_csr_hw_reset |
0.900s |
0.000us |
5 |
5 |
100.00
|
|
hmac_csr_rw |
1.050s |
0.000us |
20 |
20 |
100.00
|
|
hmac_csr_aliasing |
6.240s |
0.000us |
5 |
5 |
100.00
|
|
hmac_same_csr_outstanding |
1.980s |
0.000us |
20 |
20 |
100.00
|
| tl_d_partial_access |
50 |
50 |
100.00 |
|
hmac_csr_hw_reset |
0.900s |
0.000us |
5 |
5 |
100.00
|
|
hmac_csr_rw |
1.050s |
0.000us |
20 |
20 |
100.00
|
|
hmac_csr_aliasing |
6.240s |
0.000us |
5 |
5 |
100.00
|
|
hmac_same_csr_outstanding |
1.980s |
0.000us |
20 |
20 |
100.00
|